# Digitaltechnik

## **Contents**

| Resistance of a wire                                      | 1 |
|-----------------------------------------------------------|---|
| Schaltfunktionen                                          | 2 |
| CMOS (Complementary Metal Oxide Semiconductor) Technology | 2 |
| Boolean Algebra                                           | 3 |
| Min / Maxterm                                             |   |
| Karnaugh Diagrams                                         | 3 |

MSB - Most significant bit

LSB - Least significant bit

x%1 - drop decimal value from x.

 $2^{n}$  - number of possible states with n bits.

## Resistance of a wire

 $\rho$  - resistivity of the metal  $(\Omega m)$ 

l - length of the wire

 ${\cal A}$  - cross sectional area of the wire

$$R = \frac{\rho l}{A}$$

Modern electronics uses 0.8V as high.

Floating Voltage - when a pin / contact is not connected by a "normal" (lower than that of air) resistance to  $V_DD$  / circuit ground. Essentially the same as any metal surface in the room, on which a very weak 50Hz signal is usually seen due to induction from all the EM sources in the room.

### Schaltfunktionen

Schaltfunktion -  $Y=f(X_0,X_1,X_2,...,X_{N-1})$  - Nimmt mehrere Bits als Input und produziert eine einzige Bit als Ausgang.

Alle Schaltfunktionen lassen sich als einer Wahrheitstabelle darstellen mit N+1 Spalten und  $2^N$  Zeilen, wo N ist der Nummer von Inputs.

NOT'ing a gate usually means the resistor just needs to be moved before the transistors (essentially appending a NOT gate).

**AND** - The resistor after the output point is needed to prevent a short circuit when both inputs are high.

**XNOR** - High if both inputs are the same, gate symbol is a =.

Antivalenz (XOR) - High if only one of the inputs is high.

# CMOS (Complementary Metal Oxide Semiconductor) Technology

Transistor - Trans-Resistor (changable resistor)

*MOS Transistor* - Electronic component with contacts **S** ource, **D** rain und **G** ate. Charge carriers flow from S to D. They are controlled through a voltage at G (unlike a current with BJT) and is therefore more efficient for very low / high power applications. They are also easier to etch in ICs and are therefore predominantly used in logic circuits.

Although very high pull up resistors vastly reduce power loss when using a single MOS transistor, such large resistances are difficult to fabricate in ICs. CMOS uses a PMOS instead which has practically  $\infty$  resistance when "open".

$$ig|V_{gs}ig|<|V_{th}|,R_{SD} o\infty$$
 - The transistor is off  $ig|V_{qs}ig|>|V_{th}|,R_{SD} o0$  - The transistor is on

N-Type (NMOS) - Threshold voltage is positive. Negative electrons flow from S to D (Hence D is connected to the positive terminal in a circuit)

*P-Type* (*PMOS*) - Threshold voltage is negative. Positive Holes flow from S to D. Circle at the gate in symbol.

- CMOS Gatter müssen aus genau so vielen NMOS und PMOS Transistoren bestehen
- Bei m Eingängen gibt es m NMOS und m PMOS transistoren

The  $V_D$  of an "off" MOS transistor is floating (undefined) unless it is pulled up / down.

A CMOS gate can be split into two networks / Pfads:

|          | Pull-up  | Pull-down |
|----------|----------|-----------|
| MOS Type | PMOS     | NMOS      |
| NAND     | Parallel | Series    |
| NOR      | Series   | Parallel  |

These can be converted between one another by breaking the circuit into parallel / series blocks until each block contains one transistor, then switching the type of transistor and connecting them again in the opposite manner (parallel  $\Leftrightarrow$  series). V\_DD becomes the output and the output becomes ground.

 $t_{pHL}$  - Time taken to switch on once 50% of the gate voltage is reached until 90% of  $V_{DS}$  is reached TODO: Check

 $t_{pLH}$  - Time taken to switch off  $t_d = \frac{t_{pHL} + t_{pLH}}{2}$  - Average switching time

## Boolean Algebra

TODO:

- last 2 fundamental rules of boolean algebra
- order of operations
- De Morgan's laws
- Distributive law loop
- Universal gates NAND & NOR conversion Advantage as they all have the same properties such as timing
- Relationship between pull up and pull down paths

#### Min / Maxterm

Normal form, can either be made using min or maxterms. DNF (or coupling of all minterms) or KNF (and coupling of maxterms) - they both result in the same desired output Results in a boolean expression for the variables that returns the desired output

## **Karnaugh Diagrams**

Used to simplify a DNF / KNF, systematic way instead of boolean algebra, therefore useful for functions with many variables Easier to use with DNF (Minterms) Simply a graphic way of using the neighbour simplification rule:  $(\neg A \land \neg B) \lor (A \land \neg B) = \neg B$ 

The packets must contain  $2^n$  cells! Create packets using the largest possible rectangle with 1s, remove the variable that doesn't change

packets may overlap and "pacman" over the border (even diagonally!), but not take non rectangle shapes

3+ variable diagrams are split so that moving in any one step from a cell, only one variable changes 4+ variables needs two+ layers, which need to be simultaneously simplified

*Don't care* - Combinations of inputs for which the output doesn't matter, for example extra numbers in a boolean counting system. Marked with an X in a Karnaugh Diagram. The X's can be treated as 1s when creating packets if it reduces the amount of packets (and therefore AND gates) in the simplified expression.

Static hazards (TODO: Define) can be recognized in Karnaugh diagrams: where two paackets are orthogonally next to each other but do not overlap. They can be directly fixed by introducing an extra packet two join the place of the hazard. Lectures 1-4 (inclusive) in the test next week