

# IITB - RISC EE 309 Datapath Description

Krishna Reddy (130020118) Kalpesh Patil (130040019) Mehul Shah (130020090) Ankit Patil (13D070018)

## 1. Memory:

We have 32 memory locations of 16 bit each, i.e. memory is 64 Bytes. If reset all the memory locations are cleared. Asynchronous read and synchronous write memory is implemented.

# 2. **ALU:**

Arithmetic and logical unit which has two inputs as the output of two muxes ALU-A and ALU-B. It performs 3 operations i.e., NAND, AND, Compare. {Compare is used only for Beq instruction.}. ALU Outputs a 16-bit result according to the operation it performs on the two operands, it sets/clears Carry and Zero flag according to the instruction. On reset, all the outputs are cleared. The operation to be performed (add, nand or compare) will be determined by the Op\_code of the instruction. Additional signals are provided to control updating of the zero flag and carry flags.

# 3. Register File:

Register file contains 8 registers (R7-R0) of 16 bits each. It has three Address inputs (A1, A2, A3) out of which A1, A2 correspond to addresses from where we need to read our data, and the corresponding values are read through RF1, Rf2. A3 corresponds to address of the register where we need to write the data given through RF3-mux. We have a Rf-write-En bit which if 1 enables writing to the register and reads from the register when 0. It's synchronous write and asynchronous read.

#### 4. IR register:

16 bit instruction is stored in the Instruction Register. The first bits (MSB) corresponds to Op\_code. The next three bits corresponds to IR1. Next three to them corresponds to IR2 and the next bits corresponds to IR3 and last 2 bits shows carry flag and zero flag respectively.

## 5. Counter:

A 3-bit Upcounter is implemented for the execution of LM and SM instructions. It uses a special signal called cclk (counter clock) which is generated only in the states where counter is to be increased. Load resets the counter to zero.

# 6. Shifter:

Shifter has two inputs a 9-bit input from instruction register and a Shifter enable flag (which if set allows shifting). The shifter output 1 MSB bit at every positive edge of the sclk (shifter clock) which is generated only on the states where shifting is required (for LM and SM instructions). It aslo generates a flag whether to update R7 or not.

# 7. Temporary Registers:

- 1) T1: It stores the data that is read through RF1 synchronously.
- 2) T2: It stores the data that is read through RF2 synchronously.
- **3) T3:** It stores the output of ALU synchronously.
- 4) Mdr: It stores data coming out of memory synchronously
- **5) A3 register:** It stores the address of destination address of register file and checks whether the address is pointing R7 and generates flag accordingly.

# 8. PC (register):

It stores updated PC values if PC\_en flag is set. it is implemented in coherence with R7 register so as to avoid conflicts causing due to use of R7 as a destination register in some of the cases. It stores value of R7 +1 synchronously when pc\_en is high. If R7 is not updated during execution of instruction then pc writes back that R7+1 to R7.

#### 9. Sign Extender:

- 1) S6->16: It takes 6 bits imm. data from IR and pads it with zeroes in MSB to make the output 16 bits.
- 2) S<sub>97</sub>9->16: It takes 9 bits imm. data from IR and shifts them to MSB. It then pads it with zeroes in LSB to make the output 16 bits.
- 3) S<sub>79</sub>9->16: It takes 7 bits imm. data from IR and shifts them to MSB. It then pads it with zeroes in LSB to make the output 16 bits.

## 10. Multiplexers:

- 1) ALU-A: It has 2 inputs of 16 bits each (i.e. t1\_out and 0) and a 2 bits control signal decides the output.
- 2) ALU-B: It has 6 inputs of 3 bits each (i.e 1, t2\_out, s6\_16, s97\_16, s79\_16) and a 3 bits control signal decides the output.
- **3) RF3-mux:** It has 3 inputs of 16 bits each (i.e. t3\_out, pc\_out, mdr\_out) and a 2 bits control signal decides the output.
- 4) Address-mux: It has 2 inputs of 16 bits each (i.e. t1\_out, t3\_out) and a 1 bit control signal decides the a0 out.
- **5) A1-mux:** It has 3 inputs of 3 bits each (i.e., IR1, IR2, 7) and 2-bit control signal decides the output.
- **6) A2-mux:** It has 3 inputs of 3 bits each (i.e. IR1, IR2, Counter\_Out) and 2-bit control signal decides the output.
- **7) A3-mux:** It has 5 inputs of 3 bits each (i.e. IR1, IR2, IR3, Counter\_Out, 7) and a 3-bit control signal decides the output.