## **CS223:** Computer Architecture and Organization

## **Mid-semester Examination**

Time: 2 hours

Q1. Consider a machine (clock rate 1 GHz) with three instruction classes (A, B, and C) and cycles per instruction (CPI) measurement as follows:

| Instruction class | CPI |
|-------------------|-----|
| A                 | 1   |
| В                 | 2   |
| С                 | 3   |

We measure the code for the same program from two different compilers and obtain the following data

| Code from  | Instr | <b>Instruction counts (in billions)</b> |   |  |  |  |  |  |  |  |  |  |
|------------|-------|-----------------------------------------|---|--|--|--|--|--|--|--|--|--|
|            | A     | C                                       |   |  |  |  |  |  |  |  |  |  |
| Compiler-1 | 5     | 1                                       | 1 |  |  |  |  |  |  |  |  |  |
| Compiler-2 | 10    | 1                                       | 1 |  |  |  |  |  |  |  |  |  |

Which code sequence will execute faster according to million instructions per second (MIPS)? According to the execution time? [5+5]

CPU clock cycles (Compiler 1) =  $(5x1+1x2+1x3)10^9 = 10^{10}$ 

CPU clock cycles (Compiler 2) =  $(10x1+1x2+1x3)10^9 = 15x10^9$ 

Execution time (Compiler 1) =  $10^{10}/10^9 = 10$ sec

Execution time (Compiler 2) =  $15x10^9/10^9 = 15sec$ 

(5 mark)

 $MIPS = IC/(Execution time x 10^6)$ 

MIPS (Compiler 1) =  $((5+1+1)x10^9)/(10x10^6) = 700$ 

MIPS (Compiler 2) = 
$$((10+1+1)x10^9)/(15x10^6) = 12000/15 = 800$$
 (5 mark)

Q2. Translate the following loop into C. Assume that the C-level integer *i* is held in register \$11, \$s2 holds the C-level integer called *result*, and \$s0 holds the base address of the integer array *A*.

Rewrite the loop using five instructions.

[3+7]

```
for (i = 0; i <100; i ++) result += A[i] (3 mark) addi \$t1, \$s0, 400 LOOP: 1w \$s1, 0(\$t1) add \$s2, \$s2, \$s1 addi \$t1, \$t1, -4 bne \$t1, \$s0, LOOP (7 mark)
```

Q3. Consider the following floating point representation in 12 bits that retains all the pertinent concepts of IEEE-754. The scale factor has an implied base of 2 and a 5-bit excess-15 exponent, with the two end values of 0 and 31 used to signify exact 0 and infinity, respectively. The 6-bit mantissa is normalized as in IEEE-754 format, with an implied 1 to the left of the binary point.



- (a) Represent the numbers 1.7 and  $\frac{1}{8}$  in this format. (1.5 each)
- (b) What are the smallest and largest normalized positive numbers representable in this format? (1.5 each)
- (c) Add two numbers of (a) (considering 12-bit floating point representations) and find the decimal value of the result. (4 mark) [3+3+4]

$$1.7_{10} \sim 1.101100_2 \times 2^0$$
  $E - 15 = 0 \Rightarrow E = 15 = (01111)_2$   $M = 101100$   $S = 0$   $1/8 = 1.0 \times 2^{-3}$   $E - 15 = -3 \Rightarrow E = 12 = (01100)_2$   $M = 000000$   $S = 0$ 

Smallest positive normalized no: S = 0, E = 1,  $M = 0 \implies 1.0x2-14$ 

Largest positive normalized no: S = 0, E = 30,  $M = (111111)_2 = (1.111111)_2 \times 2^{15} = 1.984375 \times 2^{15}$ 

To add, we need to equate the exponents by shifting smaller number right i.e., 0.001000x2<sup>0</sup>

Now add mantissa

1.101100

0.001000

1.110100

Result =  $1.110100 \times 2^0 = 1.8125_{10}$ 

Q4. Consider the single cycle datapath (provided as a separate sheet). Fill the following table with appropriate control signal values (0, 1, X) for executing instructions.

| Instruction | RegDst | ALUSrc | MemtoReg | RegWrite | MemRead | MemWrite | Branch | ALUop    |
|-------------|--------|--------|----------|----------|---------|----------|--------|----------|
| add         | 1      | 0      | 1        | 1        | 0       | 0        | 0      | add      |
| lw          | 0      | 1      | 0        | 1        | 1       | 0        | 0      | add      |
| sw          | X      | 1      | X        | 0        | 0       | 1        | 0      | add      |
| beq         | X      | 0      | X        | 0        | 0       | 0        | 1      | subtract |

Each row- 1.25 each, total -5 marks

Describe the effect that a single stuck-at-0 fault (i.e., regardless of what it should be, the signal is always 0) would have on the multiplexors in the single cycle datapath. Which instructions (add, lw, sw, and beq), if any, would still work? Consider each of the following faults separately: RegDst = 0, ALUSrc = 0.

| #bits:    | 6  | 5  | 5  | 5                   | 5     | 6     |  |  |  |  |  |  |  |
|-----------|----|----|----|---------------------|-------|-------|--|--|--|--|--|--|--|
| R-format: | op | rs | rt | $\operatorname{rd}$ | shamt | funct |  |  |  |  |  |  |  |
|           |    |    |    |                     |       |       |  |  |  |  |  |  |  |
| #bits:    | 6  | 5  | 5  | 16                  |       |       |  |  |  |  |  |  |  |
| I-format: | op | rs | rt | address/constant    |       |       |  |  |  |  |  |  |  |

[5+5]

Q5. We wish to add the instruction jal (jump and link) to the single cycle datapath (provided as a separate sheet). Add any necessary datapaths and control signals to the given datapath. Also provide each control signal values in your modified datapaths for executing jal. Instruction format of jal instruction is given below. (Note: \$ra = 31)

3 corrections in the data path (3 mark)

Control signal for JAL (using the table above) (2 marks)

CS223: COA Roll No:.....



| Rall | Mar | •         |           |      |  |      |  |  |  |      |  |
|------|-----|-----------|-----------|------|--|------|--|--|--|------|--|
| KOII | No: | <br>• • • | <br>• • • | <br> |  | <br> |  |  |  | <br> |  |

Qst. No: 5

## P(31) = Pety p( = target Address.



(1) A new input to MUX passing the register, \$31

[ new input Signal = 10]

(3) A new MUX is added, with jump confrol Signal

(3) A new MUX is added, with jump tasset address

(3) A new Mux is added, with the target address

The target addres

(2 marsks)

Inst. Reg Dst ALUSTE Memtolig Regluste Membered Memberite

JAL 10 X 10

Breanch ALWOP Jump