## **TABLE OF CONTENTS**

| DESIGN DETAILS     | 2 |
|--------------------|---|
|                    |   |
| DATAFLOW EXAMPLES  | 5 |
|                    |   |
| SIMULATION PREVIEW | 7 |

## **Design Details**



| R-format | ор    | rs    | rt    | Rd    | shamt | funct |
|----------|-------|-------|-------|-------|-------|-------|
| Ins >    | 31:26 | 25:21 | 20:16 | 15:11 | 10:6  | 5:0   |

| I-format | op    | rs    | rt    | address/immediate |
|----------|-------|-------|-------|-------------------|
| Ins >    | 31:26 | 25:21 | 20:16 | 15:0              |

| <b>J</b> -format | ор    | target address |
|------------------|-------|----------------|
| Ins >            | 31:26 | 25:0           |

| Name       |        |        | Fie    | lds         |           |                                        | Comments                       |
|------------|--------|--------|--------|-------------|-----------|----------------------------------------|--------------------------------|
| Field size | 6 bits | 5 bits | 5 bits | 5 bits      | 5 bits    | All MIPS instructions are 32 bits long |                                |
| R-format   | ор     | rs     | rt     | rd          | shamt     | funct                                  | Arithmetic instruction format  |
| I-format   | ор     | rs     | rt     | add         | ress/imme | diate                                  | Transfer, branch, i mm. format |
| J-format   | ор     |        | ta     | rget addres | ss        | Jump instruction format                |                                |

The main module consists of:

- i. Control Unit
- ii. State & Data Registers
- iii. ALU Control Unit
- iv. Register Bank
- v. Instruction Memory
- vi. Data Memory
- vii. ALU
- viii. Adders
  - ix. Sign-Extension Units
  - x. Multiplexors
  - xi. Register Sets

The main module has 'clock' as input which is passed onto PC Register for incrementing the PC at start of each cycle (posedge), and to other modules (Register Bank, Data Memory) where write-data function is available. It also has 4 register sets between each pipeline stage to store data and control bits for each instruction to be passed on to some next stage in the processor. These register sets are named IF/ID, ID/EX, EX/MEM, MEM/WB register sets.

PC addresses the Instruction Memory to get the instruction, which is then decoded within the main module.

| 21] |
|-----|
| 16] |
| 11] |
| 6]  |
| ]   |
| [0  |
| [0  |
|     |

The opcode is passed onto the Control Unit which outputs all the Control Line values for:

RegWrite, RegDst, MemtoReg, MemRead, MemWrite, **Branch**, Jump, ALUSrc, **ALUOp** 

These have the following values for the different instructions:

|             | Execut | ion/address | s calculatio<br>Il lines | n stage |        | ory access :<br>control lines | Write-back stage<br>control lines |               |               |  |  |
|-------------|--------|-------------|--------------------------|---------|--------|-------------------------------|-----------------------------------|---------------|---------------|--|--|
| Instruction | RegDst | ALUOp1      | ALUOp0                   | ALUSrc  | Branch | Mem-<br>Read                  | Mem-<br>Write                     | Reg-<br>Write | Memto-<br>Reg |  |  |
| R-format    | 1      | 1           | 0                        | 0       | 0      | 0                             | 0                                 | 1             | 0             |  |  |
| 1w          | 0      | 0           | 0                        | 1       | 0      | 1                             | 0                                 | 1             | 1             |  |  |
| SW          | Х      | 0           | 0                        | 1       | 0      | 0                             | 1                                 | 0             | Х             |  |  |
| beq         | Х      | 0           | 1                        | 0       | 1      | 0                             | 0                                 | 0             | Х             |  |  |

The control signals have been grouped into 'EX', 'M', and 'WB' bundles depending upon the stage where they are used. The control unit sends all these signals to be stored into the

ID/EX register set to be used in the later stages (in later cycles). In each clock cycle, at each stage, the required signals of that stage are used, and the rest are passed on to be stored in the next register set. A visual representation of this flow of signals is as follows:



The operations controlled by the control signal values are described below:

| Signal name | Effect when deasserted (0)                                                                   | Effect when asserted (1)                                                                                   |
|-------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| RegDst      | The register destination number for the Write register comes from the rt field (bits 20:16). | The register destination number for the Write register comes from the rd field (bits 15:11).               |
| RegWrite    | None.                                                                                        | The register on the Write register input is written with the value on the Write data input.                |
| ALUSrc      | The second ALU operand comes from the second<br>register file output (Read data 2).          | The second ALU operand is the sign-extended, lower 16 bits of the instruction.                             |
| PCSrc       | The PC is replaced by the output of the adder that computes the value of PC + 4.             | The PC is replaced by the output of the adder that computes the branch target.                             |
| MemRead     | None.                                                                                        | Data memory contents designated by the address input are<br>put on the Read data output.                   |
| MemWrite    | None.                                                                                        | Data memory contents designated by the address input are<br>replaced by the value on the Write data input. |
| MemtoReg    | The value fed to the register Write data input comes from the ALU.                           | The value fed to the register Write data input comes from the data memory.                                 |

The data hazards that may occur during code execution are resolved using a forwarding unit in case of EX and MEM hazards, and for load-use hazards a hazard detection unit is used to stall as needed.

As for control hazards (branch), normal instruction flow is assumed, i.e. predict not taken, and if the branch condition is satisfied, the instructions in the IF/ID, ID/EX and EX/MEM registers are cleared out using a 'flush' signal.

## **Dataflow Examples**

Consider the following instructions:

```
(1) // addi x1, x0, 7

{6'b000001, 5'b00000, 5'b00001, 16'b000000000000111}

(2) // addi x2, x0, 3

{6'b000001, 5'b00000, 5'b00010, 16'b0000000000000011}

(3) // add x3, x1, x2

{6'b000000, 5'b00001, 5'b00010, 5'b00011, 5'b00000, 6'b100000}

(4) // sub x3, x1, x2

{6'b000000, 5'b00001, 5'b00010, 5'b00011, 5'b00000, 6'b100010}
```

Typically, due to the number of stages, an instruction will take 5 clock cycles to execute. The rest after it each take one more clock cycle, before all the instructions are executed. So about 8 clock cycles would be needed to execute these 4 instructions.

In the 1<sup>st</sup> clock cycle [1], the first 'addi' instruction is fetched, and it is stored into the IF/ID register set.

In the next clock cycle [2], the first 'addi' instruction is decoded in the ID stage and the source values, from register 0 (equal to 0) and the immediate '7' along-with the control bits are stored into the ID/EX register set. Meanwhile, in the IF stage, the second 'addi' instruction is fetched.

In the next clock cycle [3], the first 'addi' instruction has reached the EX stage, where the values 0 and 7 are added by the ALU, and the result (7+0=7) and the control bits for the next stage are stored into the EX/MEM register. In the ID stage, the second 'addi' instruction is decoded and the source values, from register 0 (equal to 0) and the immediate '3' along-with the control bits are stored into the ID/EX register set. Meanwhile, in the IF stage, the third instruction is fetched i.e. the 'add' instruction.

In the next clock cycle [4], the first 'addi' instruction has reached the MEM stage, but there is no memory access to be made and so the previous results (of the ALU) are passed on and stored into the MEM/WB register set. In the EX stage, the second 'addi' instruction is being processed, where the values 0 and 3 are added by the ALU, and the result (3+0=3) and the control bits for the next stage are stored into the EX/MEM register. In the ID stage, the 'add' instruction is to be decoded. Meanwhile, in the IF stage, the fourth instruction is fetched i.e. the 'subtract' instruction.

In the next clock cycle [5], the first 'addi' instruction has reached the WB stage, so the stored result (7) is written back to register 1. The second 'addi' instruction has reached the MEM stage, but there is no memory access to be made and so the previous results (of the ALU) are passed on and stored into the MEM/WB register set. In the EX stage, the third instruction i.e. the 'add' instruction has to be executed, but its operand's values have to be forwarded from the MEM stage (value for register 2) and the WB stage (value for register 1). This is done with the help of the forwarding unit. In the ID stage, the 'subtract' instruction is decoded.

In the next clock cycle [6], the second 'addi' instruction has reached the WB stage, so the stored result (3) is written back to register 2. The third instruction i.e. the 'add' instruction has reached the MEM stage, but there is no memory access to be made and so the previous results (of the ALU) are passed on and stored into the MEM/WB register set. In the EX stage, the fourth instruction i.e. the 'subtract' instruction has to be executed, but its second operand's value has to be forwarded from the WB stage (value for register 2). This is done with the help of the forwarding unit.

In the next clock cycle [7], the third ('add') instruction has reached the WB stage, so the stored result (7+3) is written back to register 3. The fourth instruction i.e. the 'subtract' instruction has reached the MEM stage, but there is no memory access to be made and so the previous results (of the ALU) are passed on and stored into the MEM/WB register set.

In the next clock cycle [8], the fourth ('subtract') instruction has reached the WB stage, so the stored result (7-3) is written back to register 3.

## Simulation Preview

A few screenshots from the start of the simulation are provided below:





|                                       |                |            |            |      | 284. 167 ns |      |      |         |       |       |          |                |       |        |                     |        |         |       |      |         |         |
|---------------------------------------|----------------|------------|------------|------|-------------|------|------|---------|-------|-------|----------|----------------|-------|--------|---------------------|--------|---------|-------|------|---------|---------|
| Name                                  | Value          | 260 ns     |            | 280  | ns          |      | 300  | ns      | 1     | 320 r | ns<br>   |                | 340 r | ns     |                     | 360    | ns      |       | 380  | ns<br>· | .  40   |
| ALUout[31:0]                          | 0000000000000  | 0 (00000   |            |      |             |      |      |         |       |       |          |                |       |        | X <mark>0000</mark> | 00000  | 0000000 | 00000 | 00   | 00000   | X 00000 |
| 1₀ clock                              | 0              |            |            |      |             |      |      |         |       |       |          |                |       |        |                     |        |         |       |      |         |         |
| 🔚 reset                               | 0              |            |            |      |             |      |      |         |       |       |          |                |       |        |                     |        |         |       |      |         |         |
| ▶ 🌃 instruction[31:0]                 | 0001000000000  | 000000000  | . \(000    | 10   | 00000000    | 0000 | 0001 | 1000100 | (000  |       | 00000000 | 00000          | 0001  | 000100 | 000                 | 10     | 0000000 | 00000 | 0001 | 000100  | (00010  |
| ▶ <b>■</b> Registers[1,31:0]          | 00000000000000 |            |            |      |             |      |      | 0       | 00000 | 0000  | 00000000 | 00000          | 00000 | 000111 |                     |        |         |       |      |         |         |
| <ul> <li>Registers[2,31:0]</li> </ul> | 0000000000000  |            |            |      |             |      |      | 0       | 00000 | 0000  | 00000000 | 00000          | 0000  | 00011  |                     |        |         |       |      |         |         |
| <ul> <li>Registers[3,31:0]</li> </ul> | 0000000000000  |            |            |      |             |      |      | 0       | 00000 | 0000  | 00000000 | 00000          | 00000 | 01110  |                     |        |         |       |      |         |         |
| ► 📑 A[31:0]                           | 0000000000000  |            |            |      |             |      |      | 0       | 00000 | 0000  | 00000000 | 00000          | 0000  | 00000  |                     |        |         |       |      |         |         |
| ► 📑 B[31:0]                           | 00000000000000 | 0 \(00000  | \(000      | 0000 | 000000000   | 0000 | 00   | 00000   | 0000  | 0000  | 00000000 | 0000           | 00)   | 00000  | 0000                | 0000   | 0000000 | 00000 | 00   | 00000   | (00000  |
| ▶ 📑 Operation[3:0]                    | 0010           | 0\         | 0          | 010  |             | 01   | 10   | Х       | 00    | 10    |          | 01             | 10    |        | 00                  | 10     |         | ( 01  | 10   | 00      | 010     |
| ► <b>i</b> rsd_Insfunct[5:0]          | 000000         | 100000     | <b>(00</b> | 0000 | (111111     |      | 100  | 0000    | X 000 | 000   | 111111   | $\langle \Box$ | 100   | 000    | 000                 | 000    | 111111  | X     | 100  | 000     | (00000  |
| ▶ 🌃 rsd_EXALUOp[1:0                   | 00             | 01 \ 10    | $\supset$  | 00   | (10         | 0    | 1    | 10      | X 0   | 0     | 10       | ( 0            | 1     | 10     | ( 0                 | þ      | 10      | )     | 1    | 10      | X 00    |
| ► 📑 ALUOp[1:0]                        | 00             | 01 10      | $\supset$  | 00   | (10         | 0    | 1    | 10      | X 0   | )     | 10       | 0              | 1     | 10     | X 0                 | þ      | 10      | )( C  | 1    | 10      | ( 00    |
| ▶ 📑 F[5:0]                            | 000000         | 1 \( 10000 | 0 🗎        | 00   | 0000        | 111  | 111  | 100000  | Х     | 000   | 000      | 111            | 111   | 100000 | X                   | 000    | 000     | 111   | 111  | 100000  | (00000  |
| ▶ 📑 Operation[3:0]                    | 0010           | 0 \        | 0          | 010  |             | 01   | 10   | Х       | 00    | 10    |          | 01             | 10    |        | 00                  | 10     |         | (01   | 10   | 00      | 010     |
| ▶ 📑 ALUOp[1:0]                        | 10             | 10         |            |      | 01          |      |      | 10      |       |       | 01       | $\subseteq$    |       | 10     |                     |        | 01      | X     |      | 10      |         |
| ▶ 📑 Op[5:0]                           | 000000         | 0000       | 00         |      | (000100     |      |      | 000000  |       |       | 000100   | $\subset$      |       | 000000 |                     | $\Box$ | 000100  | X     |      | 000000  |         |
| <ul> <li>sdata_IF_IDInstri</li> </ul> | 0000000000000  | 000000000  | . (000     | 00   | 00010       | 000  | 0000 | 000000  | (0000 | 0     | 00010    | 000            | 00000 | 00000  | 000                 | ФО     | 00010   | (000  | 0000 | 00000   | (00000  |
| ▶ 📷 mem[0,7:0]                        | 11101110       |            |            |      |             |      |      |         |       |       | 111011   | 10             |       |        |                     |        |         |       |      |         |         |
| ▶ <b>■</b> mem[1,7:0]                 | 11101110       |            |            |      |             |      |      |         |       |       | 111011   | 10             |       |        |                     |        |         |       |      |         |         |
| ▶ 🚮 mem[2,7:0]                        | 11111111       |            |            |      |             |      |      |         |       |       | 111111   | 11             |       |        |                     |        |         |       |      |         |         |
| ▶ <b>■</b> mem[3,7:0]                 | 11111111       |            |            |      |             |      |      |         |       |       | 111111   | 11             |       |        |                     |        |         |       |      |         |         |
| ▶ 🚮 mem[4,7:0]                        | 00000111       |            |            |      |             |      |      |         |       |       | 000001   | 11             |       |        |                     |        |         |       |      |         |         |