# **VNLD5090-E**



# OMNIFET III fully protected low-side driver for automotive applications

Datasheet - production data



#### **Features**

| Туре       | V <sub>clamp</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |
|------------|--------------------|---------------------|----------------|
| VNLD5090-E | 41 V               | 90 m $Ω$            | 25 A           |



Drain current: 13 A

- · ESD protection
- Overvoltage clamp
- Thermal shutdown
- Current and power limitation
- Very low standby current
- Very low electromagnetic susceptibility
- In compliance with the 2002/95/EC European directive

### **Description**

The VNLD5090-E is a monolithic device made using STMicroelectronics® VIPower® technology, intended for driving resistive or inductive loads with one side connected to the battery. Built-in thermal shutdown protects the chip from overtemperature and short-circuit. Output current limitation protects the device in an overload condition. In case of long duration overload, the device limits the dissipated power to a safe level up to thermal shutdown intervention. Thermal shutdown, with automatic restart, allows the device to recover normal operation as soon as a fault condition disappears. Fast demagnetization of inductive loads is achieved at turn-off.

**Table 1. Devices summary** 

| Package | Order codes |               |  |  |
|---------|-------------|---------------|--|--|
| rackaye | Tube        | Tape and reel |  |  |
| SO-8    | VNLD5090-E  | VNLD5090TR-E  |  |  |

Contents VNLD5090-E

# **Contents**

| 1 | Bloc | k diagrams and pins configurations | 5 |
|---|------|------------------------------------|---|
| 2 | Elec | tical specifications               | 7 |
|   | 2.1  | Absolute maximum ratings           | 7 |
|   | 2.2  | Thermal data                       | 7 |
|   | 2.3  | Electrical characteristics         | 8 |
| 3 | Арр  | lication information1              | 1 |
|   | 3.1  | MCU I/O protection                 | 1 |
| 4 | Pacl | kage and PC board thermal data     | 3 |
|   | 4.1  | SO-8 thermal data                  | 3 |
| 5 | Pacl | kage and packing information       |   |
|   | 5.1  | ECOPACK®1                          | 6 |
|   | 5.2  | SO-8 mechanical data               | 6 |
|   | 5.3  | SO-8 packing information           | 8 |
| 6 | Revi | ision history19                    | 9 |



VNLD5090-E List of tables

# List of tables

| Devices summary                                |                                                                                                                                                                                                                                                                                                       |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin function                                   | 5                                                                                                                                                                                                                                                                                                     |
| Suggested connections for unused and n.c. pins | 6                                                                                                                                                                                                                                                                                                     |
| Absolute maximum ratings                       | 7                                                                                                                                                                                                                                                                                                     |
| Thermal data                                   | 7                                                                                                                                                                                                                                                                                                     |
| PowerMOS section                               | 8                                                                                                                                                                                                                                                                                                     |
| Source drain diode                             | 8                                                                                                                                                                                                                                                                                                     |
| Input section                                  |                                                                                                                                                                                                                                                                                                       |
|                                                |                                                                                                                                                                                                                                                                                                       |
| Switching characteristics                      | 9                                                                                                                                                                                                                                                                                                     |
| Protection and diagnostics                     | 9                                                                                                                                                                                                                                                                                                     |
| Truth table1                                   | 10                                                                                                                                                                                                                                                                                                    |
| SO-8 thermal parameters                        | 15                                                                                                                                                                                                                                                                                                    |
| SO-8 mechanical data                           |                                                                                                                                                                                                                                                                                                       |
| Document revision history                      | 19                                                                                                                                                                                                                                                                                                    |
|                                                | Pin function . Suggested connections for unused and n.c. pins . Absolute maximum ratings . Thermal data . PowerMOS section . Source drain diode . Input section . Status pin . Switching characteristics. Protection and diagnostics . Truth table . SO-8 thermal parameters . SO-8 mechanical data . |



List of figures VNLD5090-E

# List of figures

| Figure 1.  | Block diagram                                                   | 5  |
|------------|-----------------------------------------------------------------|----|
| Figure 2.  | Current and voltage conventions                                 | 6  |
| Figure 3.  | Configuration diagrams (top view)                               | 6  |
| Figure 4.  | Switching characteristics                                       | 10 |
| Figure 5.  | Application schematic                                           | 11 |
| Figure 6.  | Maximum demagnetization energy (V <sub>CC</sub> = 16 V)         | 12 |
| Figure 7.  | SO-8 PC board                                                   |    |
| Figure 8.  | SO-8 Rthj-amb vs PCB copper area in open box free air condition | 13 |
| Figure 9.  | SO-8 thermal impedance junction ambient single pulse            | 14 |
| Figure 10. | Thermal fitting model of a LSD in SO-8                          | 14 |
| Figure 11. | SO-8 package dimensions                                         | 16 |
| Figure 12. | SO-8 tube shipment (no suffix)                                  | 18 |
| Figure 13  | SO-8 tane and reel shipment (suffix "TR")                       |    |



# Block diagrams and pins configurations

DRAIN1 DRAIN2 Control & Diagnostic ch2 Control & Diagnostic ch1 OFF State Open load **LOGIC** Current Power Clamp Limitation IN1/VSUPPLY1 DRIVER IN2/VSUPPLY2 OVERTEMPERATURE STATUS1 STATUS2 OVERLOAD PROTECTION (ACTIVE POWER LIMITATION) SOURCE1 SOURCE2 GAPGCFT00727

Figure 1. Block diagram

**Table 2. Pin function** 

| Name                                      | Function                                                                                         |
|-------------------------------------------|--------------------------------------------------------------------------------------------------|
| IN <sub>1,2</sub> /VSUPPLY <sub>1,2</sub> | Voltage controlled input pin with hysteresis, CMOS compatible. They controls output switch state |
| DRAIN <sub>1,2</sub>                      | PowerMOS drain                                                                                   |
| SOURCE <sub>1,2</sub>                     | PowerMOS source and ground reference for the control section                                     |
| STATUS <sub>1,2</sub>                     | Open drain digital diagnostic pin                                                                |

V<sub>IN</sub> V<sub>DS</sub> V<sub>DS</sub> V<sub>DS</sub> STATUS 1,2 SOURCE 1,2 GAPGCFT00726

Figure 2. Current and voltage conventions

Figure 3. Configuration diagrams (top view)



Table 3. Suggested connections for unused and n.c. pins

| Connection / pin | STATUS <sub>1,2</sub> | N.C. | INPUT <sub>1,2</sub>   |
|------------------|-----------------------|------|------------------------|
| Floating         | X <sup>(1)</sup>      | Х    | X                      |
| To ground        | Not allowed           | Х    | Through 10 kΩ resistor |

1. X: do not care.

# 2 Electical specifications

### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the *Table 4* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 4. Absolute maximum ratings

| Symbol            | Parameter                                                                                      | Value              | Unit |  |
|-------------------|------------------------------------------------------------------------------------------------|--------------------|------|--|
| Oymboi            | i arameter                                                                                     | SO-8               | 0    |  |
| V <sub>DS</sub>   | Drain-source voltage (V <sub>IN</sub> = 0 V)                                                   | Internally clamped | V    |  |
| I <sub>D</sub>    | DC drain current                                                                               | Internally limited | Α    |  |
| -I <sub>D</sub>   | Reverse DC drain current                                                                       | 12.5               | Α    |  |
| I <sub>S</sub>    | DC supply current                                                                              | -1 to 10           | mA   |  |
| I <sub>IN</sub>   | DC input current                                                                               | -1 to 10           | mA   |  |
| I <sub>STAT</sub> | DC status current                                                                              | -1 to 10           | mA   |  |
| V <sub>ESD1</sub> | Electrostatic discharge (R = 1.5 kΩ; C = 100 pF)  – DRAIN  – SUPPLY, INPUT, STATUS             | 5000<br>4000       | ٧    |  |
| V <sub>ESD2</sub> | Electrostatic discharge on output pin only (R = 330 $\Omega$ , C = 150 pF)                     | 2000               | V    |  |
| T <sub>j</sub>    | Junction operating temperature                                                                 | -40 to 150         | °C   |  |
| T <sub>stg</sub>  | Storage temperature                                                                            | -55 to 150         | °C   |  |
| E <sub>AS</sub>   | Single pulse avalanche energy (L = 1.1 mH; $T_j$ = 150 °C; $R_L$ = 0; $I_{OUT}$ = $I_{limL}$ ) | 50                 | mJ   |  |

### 2.2 Thermal data

Table 5. Thermal data

| Symbol               | Parameter                           | Maximum value | Unit |
|----------------------|-------------------------------------|---------------|------|
| Symbol               | raianietei                          | SO-8          | Oill |
| R <sub>thj-amb</sub> | Thermal resistance junction-ambient | 108           | °C/W |

### 2.3 Electrical characteristics

Values specified in this section are for  $V_{INx/SUPPLYx}$  = 4.5 V to 5.5 V, -40°C <  $T_j$  < 150°C, unless otherwise stated.

Table 6. PowerMOS section

| Symbol             | Parameter                            | Test conditions                                                                          | Min. | Тур. | Max. | Unit |
|--------------------|--------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
|                    | ON-state resistance                  | $I_D = 1.6 \text{ A}; T_j = 25^{\circ}\text{C}, \ V_{\text{INx/SUPPLYx}} = 5 \text{ V}$  |      |      | 90   |      |
| R <sub>ON</sub>    |                                      | $I_D = 1.6 \text{ A}; T_j = 150^{\circ}\text{C}, \ V_{\text{INx/SUPPLYx}} = 5 \text{ V}$ |      |      | 180  | mΩ   |
|                    |                                      | $I_D = 1.6 \text{ A}; T_j = 150^{\circ}\text{C}, V_{\text{INx/SUPPLYx}} = 4.5 \text{ V}$ |      |      | 190  |      |
| V <sub>CLAMP</sub> | Drain-source clamp voltage           | V <sub>IN</sub> = 5 V; I <sub>D</sub> = 1.6 A                                            | 41   | 46   | 52   | V    |
| V <sub>CLTH</sub>  | Drain-source clamp threshold voltage | V <sub>IN</sub> = 0 V; I <sub>D</sub> = 2 mA                                             | 36   |      |      | V    |
| I <sub>DSS</sub>   | OFF state output ourself             | $V_{IN} = 0 \text{ V}; V_{DS} = 13 \text{ V};$<br>$T_j = 25^{\circ}\text{C}$             | 0    |      | 3    |      |
|                    | OFF-state output current             | $V_{IN} = 0 \text{ V; } V_{DS} = 13 \text{ V;}$<br>$T_j = 125^{\circ}\text{C}$           | 0    |      | 5    | μΑ   |

#### Table 7. Source drain diode

| Symbol          | Parameter          | Test conditions                               | Min. | Тур. | Max. | Unit |
|-----------------|--------------------|-----------------------------------------------|------|------|------|------|
| V <sub>SD</sub> | Forward on voltage | I <sub>D</sub> = 1.6 A; V <sub>IN</sub> = 0 V |      | 0.8  |      | V    |

#### **Table 8. Input section**

| Symbol            | Parameter                     | Test conditions                                                    | Min.                  | Тур. | Max. | Unit |   |
|-------------------|-------------------------------|--------------------------------------------------------------------|-----------------------|------|------|------|---|
| I <sub>ISS</sub>  | Supply current from input pin | ON-state: $V_{INx/SUPPLYx} = 5 \text{ V}$ ; $V_{DS} = 0 \text{ V}$ |                       | 30   | 65   | μA   |   |
|                   |                               | OFF-state; $T_j = 25$ °C;<br>$V_{IN} = V_{DRAIN} = 0 V$ ;          |                       | 10   | 25   | μA   |   |
| V                 | Input clamp voltage           | Input clamp voltage                                                | I <sub>S</sub> = 1 mA | 5.5  |      | 7    | V |
| V <sub>ICL</sub>  |                               | I <sub>S</sub> = -1 mA                                             |                       | -0.7 |      | V    |   |
| V <sub>INTH</sub> | Input threshold voltage       | $V_{DS} = V_{IN}$ ; $I_D = 1 \text{ mA}$                           | 1                     |      | 3.5  | V    |   |

Table 9. Status pin

| Symbol             | Parameter                    | Test conditions                              | Min. | Тур. | Max. | Unit |
|--------------------|------------------------------|----------------------------------------------|------|------|------|------|
| V <sub>STAT</sub>  | Status low output voltage    | I <sub>STAT</sub> = 1 mA                     |      |      | 0.5  | V    |
| I <sub>LSTAT</sub> | Status leakage current       | Normal operation;<br>V <sub>STAT</sub> = 5 V |      |      | 10   | μΑ   |
| C <sub>STAT</sub>  | Status pin input capacitance | Normal operation;<br>V <sub>STAT</sub> = 5 V |      |      | 100  | pF   |



Table 9. Status pin (continued)

| Symbol            | Parameter            | Test conditions           | Min. | Тур. | Max. | Unit  |
|-------------------|----------------------|---------------------------|------|------|------|-------|
| V <sub>STCL</sub> | Status clamp voltage | I <sub>STAT</sub> = 1 mA  | 5.5  |      | 7    | V     |
|                   |                      | I <sub>STAT</sub> = -1 mA |      | -0.7 |      | \ \ \ |

Table 10. Switching characteristics<sup>(1)</sup>

| Symbol              | Parameter                           | Test conditions                         | Min. | Тур. | Max. | Unit |
|---------------------|-------------------------------------|-----------------------------------------|------|------|------|------|
| t <sub>d(ON)</sub>  | Turn-on delay time                  | $R_L = 8.2 \Omega; V_{CC} = 13 V^{(2)}$ | _    | 8    | _    | μs   |
| t <sub>d(OFF)</sub> | Turn-off delay time                 | $R_L = 8.2 \Omega; V_{CC} = 13 V^{(2)}$ | _    | 3.4  | _    | μs   |
| t <sub>r</sub>      | Rise time                           | $R_L = 8.2 \Omega; V_{CC} = 13 V^{(2)}$ | _    | 10   | _    | μs   |
| t <sub>f</sub>      | Fall time                           | $R_L = 8.2 \Omega; V_{CC} = 13 V^{(2)}$ | _    | 2.7  | _    | μs   |
| W <sub>ON</sub>     | Switching energy losses at turn-on  | $R_L = 8.2 \Omega; V_{CC} = 13 V^{(2)}$ | _    | 57   | _    | μJ   |
| W <sub>OFF</sub>    | Switching energy losses at turn-off | $R_L = 8.2 \Omega; V_{CC} = 13 V^{(2)}$ | -    | 14   | _    | μJ   |
| Qg                  | Total gate change                   | V <sub>INx/SUPPLYx</sub> = 5 V          |      | 2    |      | nC   |

<sup>1.</sup> See Figure 5: Application schematic.

**Table 11. Protection and diagnostics** 

| Symbol             | Parameter                                               | Test conditions                                                  | Min.                | Тур.                | Max. | Unit |
|--------------------|---------------------------------------------------------|------------------------------------------------------------------|---------------------|---------------------|------|------|
| I <sub>limH</sub>  | DC short-circuit current                                | V <sub>DS</sub> = 13 V;<br>V <sub>INX/SUPPLYX</sub> = 5 V        | 13                  | 18                  | 25   | Α    |
| I <sub>limL</sub>  | Short-circuit current during thermal cycling            | $V_{DS}$ = 13 V; $T_R < T_j < T_{TSD}$ ; $V_{INX/SUPPLYX}$ = 5 V |                     | 8                   |      | Α    |
| t <sub>dlimL</sub> | Step response current limit                             | V <sub>DS</sub> = 13 V; V <sub>input</sub> = 5 V                 |                     | 44                  |      | μs   |
| T <sub>TSD</sub>   | Shutdown temperature                                    |                                                                  | 150                 | 175                 | 200  | °C   |
| T <sub>R</sub>     | Reset temperature                                       |                                                                  | T <sub>RS</sub> + 1 | T <sub>RS</sub> + 5 |      | °C   |
| T <sub>RS</sub>    | Thermal reset of STATUS                                 |                                                                  | 135                 |                     |      | ů    |
| T <sub>HYST</sub>  | Thermal hysteresis (T <sub>TSD</sub> - T <sub>R</sub> ) |                                                                  |                     | 7                   |      | °C   |

<sup>2.</sup> See Figure 4: Switching characteristics.

Table 12. Truth table

| Conditions         | INPUT | DRAIN | STATUS |
|--------------------|-------|-------|--------|
| Normal operation   | L     | H     | H      |
|                    | H     | L     | H      |
| Current limitation | L     | H     | H      |
|                    | H     | X     | H      |
| Overtemperature    | L     | H     | H      |
|                    | H     | H     | L      |
| Undervoltage       | L     | H     | X      |
|                    | H     | H     | X      |

Figure 4. Switching characteristics



# 3 Application information



Figure 5. Application schematic

### 3.1 MCU I/O protection

ST suggests to insert a resistor ( $R_{prot}$ ) in line to prevent the microcontroller I/O pins from latching up<sup>(a)</sup>. The value of these resistors is a compromise between the leakage current of microcontroller and the current required by the LSD I/Os (input levels compatibility) with the latch-up limit of microcontroller I/Os:

#### **Equation 1**

$$\frac{0.7}{I_{latchup}} \le R_{prot} \le \frac{(V_{OH\mu C} - V_{IH})}{I_{IH \ max}}$$

Let:

- I<sub>latchup</sub> ≥ 20 mA
- $V_{OH\mu C} \ge 4.5 \text{ V}$
- $35 \Omega \le R_{prot} \le 100 K\Omega$

a. In case of negative transient on the drain pin.



Then, the recommended value is  $R_{prot}$  = 1  $K\Omega$ 

Figure 6 shows the turn-off current drawn during the demagnetization.

Figure 6. Maximum demagnetization energy ( $V_{CC} = 16 \text{ V}$ )





### 4 Package and PC board thermal data

#### 4.1 SO-8 thermal data

Figure 7. SO-8 PC board



Note:

Layout condition of  $R_{th}$  and  $Z_{th}$  measurements (Board finish thickness 1.6 mm +/- 10%; Board double layer; Board dimension 78 mm x 86 mm; Board Material FR4; Cu thickness 0.070 mm (front and back side); Thermal vias separation 1.2 mm; Thermal via diameter 0.3 mm +/- 0.08 mm; Cu thickness on vias 0.025 mm).





Figure 9. SO-8 thermal impedance junction ambient single pulse

**Equation 2: pulse calculation formula** 

$$Z_{TH\delta} = R_{TH} \cdot \delta + Z_{THtp} (1 - \delta)$$

where  $\delta = t_P/T$ 



Figure 10. Thermal fitting model of a LSD in SO-8

Note:

The fitting model is a semplified thermal tool and is valid for transient evolutions where the embedded protections (power limitation or thermal cycling during thermal shutdown) are not triggered.

Table 13. SO-8 thermal parameters

| Area/island (cm <sup>2</sup> ) | Footprint | 2       |
|--------------------------------|-----------|---------|
| R1 = R7 (°C/W)                 | 0.8       | 0.8     |
| R2 = R8 (°C/W)                 | 2.7       | 2.7     |
| R3 = R9 (°C/W)                 | 1.5       | 1.5     |
| R4 = R10 (°C/W)                | 32        | 25      |
| R5 (°C/W)                      | 36        | 20      |
| R6 (°C/W)                      | 35        | 27      |
| C1 = C7 (W.s/°C)               | 0.00005   | 0.00005 |
| C2 = C8 (W.s/°C)               | 0.001     | 0.001   |
| C3 = C9 (W.s/°C)               | 0.01      | 0.01    |
| C4 = C10 (W.s/°C)              | 0.02      | 0.02    |
| C5 (W.s/°C)                    | 0.1       | 0.15    |
| C6 (W.s/°C)                    | 2.5       | 3.5     |



# 5 Package and packing information

### 5.1 ECOPACK®

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK® is an ST trademark.

#### 5.2 SO-8 mechanical data



Figure 11. SO-8 package dimensions

Table 14. SO-8 mechanical data

| Countral al       |      | Millimeters |      |
|-------------------|------|-------------|------|
| Symbol            | Min. | Тур.        | Max. |
| A                 |      |             | 1.75 |
| A1                | 0.10 |             | 0.25 |
| A2                | 1.25 |             |      |
| b                 | 0.28 |             | 0.48 |
| С                 | 0.17 |             | 0.23 |
| D <sup>(1)</sup>  | 4.80 | 4.90        | 5.00 |
| E                 | 5.80 | 6.00        | 6.20 |
| E1 <sup>(2)</sup> | 3.80 | 3.90        | 4.00 |
| е                 |      | 1.27        |      |
| h                 | 0.25 |             | 0.50 |
| L                 | 0.40 |             | 1.27 |
| L1                |      | 1.04        |      |
| k                 | 0°   |             | 8°   |
| ccc               |      |             | 0.10 |

<sup>1.</sup> Dimensions D does not include mold flash, protrusions or gate burrs. Mold flash, potrusions or gate burrs shall not exceed 0.15 mm in total (both side).

<sup>2.</sup> Dimension "E1" does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.

### 5.3 SO-8 packing information

Figure 12. SO-8 tube shipment (no suffix)



Figure 13. SO-8 tape and reel shipment (suffix "TR")





VNLD5090-E Revision history

# 6 Revision history

Table 15. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16-May-2012 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 21-Jun-2012 | 2        | Updated Figure 3: Configuration diagrams (top view)                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 13-Nov-2013 | 3        | Updated Features list  Table 4: Absolute maximum ratings: I <sub>D</sub> , E <sub>AS</sub> : updated values  Updated Table 5: Thermal data  Table 6: PowerMOS section:  - V <sub>CLAMP</sub> : updated parameter  Table 8: Input section:  - I <sub>ISS</sub> : updated maximum value  Table 10: Switching characteristics:  - W <sub>ON</sub> , W <sub>OFF</sub> : updated unit values  Updated Figure 5: Application schematic  Updated Section 3.1: MCU I/O protection  Added Chapter 4: Package and PC board thermal data |
| 26-Feb-2015 | 4        | Table 12: Truth table: removed "Output voltage < V <sub>OL</sub> " condition                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 26-Oct-2017 | 5        | Added in cover page "automotive" word in the title and the icon of the car.  Updated Features on page 1.                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved