

## TASK 2 VHDL

Amit Nagar- Halevy and Tal Kapelnik 204210306 204117089



BGU COMPUTER ENGEENIRING

## Contents

| Blocks diagram:           | 2                          |
|---------------------------|----------------------------|
| Logic usage:              |                            |
| Maximal operating clock:  |                            |
| Longest path:             |                            |
| Shortest Path:            |                            |
| Single-Tap HardWare Test: |                            |
| Add test:                 | 6                          |
| Mac test:                 |                            |
| Shifter test:             | 7                          |
| Conclutions               | Frant Rookmark not defined |

# Blocks diagram: Top:



# **Logic usage:** Top:

| Analysis & Synthesis Summary       |                                          |
|------------------------------------|------------------------------------------|
| Analysis & Synthesis Status        | Successful - Thu Jun 04 13:07:03 2020    |
| Quartus II 64-Bit Version          | 12.1 Build 177 11/07/2012 SJ Web Edition |
| Revision Name                      | top                                      |
| Top-level Entity Name              | top                                      |
| Family                             | Cyclone II                               |
| Total logic elements               | 270                                      |
| Total combinational functions      | 248                                      |
| Dedicated logic registers          | 72                                       |
| Total registers                    | 72                                       |
| Total pins                         | 43                                       |
| Total virtual pins                 | 0                                        |
| Total memory bits                  | 0                                        |
| Embedded Multiplier 9-bit elements | 1                                        |
| Total PLLs                         | 0                                        |
|                                    |                                          |

We can see that we used 1 Multiplier, 72 registered and total of 270 logic elements.

#### **TopALU-subentity:**

|    | Resource                                    | Usage |
|----|---------------------------------------------|-------|
| 1  | Estimated Total logic elements              | 250   |
| 2  |                                             |       |
| 3  | Total combinational functions               |       |
| 4  | Logic element usage by number of LUT inputs |       |
| 1  | 4 input functions                           | 122   |
| 2  | 3 input functions                           |       |
| 3  | <=2 input functions                         |       |
| 5  | ***                                         |       |
| 6  | Logic elements by mode                      |       |
| 1  | normal mode                                 |       |
| 2  | arithmetic mode                             |       |
| 7  |                                             |       |
| 8  | Total registers                             |       |
| 1  | Dedicated logic registers                   |       |
| 2  | I/O registers                               | 0     |
| 9  | 20 70.00                                    |       |
| 10 | I/O pins                                    |       |
| 11 | Embedded Multiplier 9-bit elements          |       |
| 12 | Maximum fan-out                             |       |
| 13 | Total fan-out                               | 975   |
| 14 | Average fan-out                             | 2.98  |

We can see that we used 72-32=40 registered just for the top level, for saving all the data.

Maximal operating clock: we have found that the maximum frequency is 121.39Mhz

| Slov | Slow Model Fmax Summary |                 |            |      |  |
|------|-------------------------|-----------------|------------|------|--|
|      | Fmax                    | Restricted Fmax | Clock Name | Note |  |
| 1    | 121.39 MHz              | 121.39 MHz      | clk        |      |  |

So the Maximal operating clock is  $\frac{1}{121.39Mhz} = 8.3ns$ 

## **Longest path:**





We can see that the longest path goes through the Multiplexer, it makes sense because its the most complex calculation we can do in this task.

## **Shortest Path:**





We only use OPC[4] for the output selector.

We don't use it for the Shifter or ALU entities.

so it makes sense it is the shortest path from start to finish.

#### **Hardware Test Case:**

For the hardware test, we've disabled all the clk's from our code, we have changed the input from A,B and OPC to REGISTER, and KEY0-2 decided where the REGISTER goes (AB or OPC).

We've also added a process for the case where Key3 is pressed.

### **Single-Tap HardWare Test:**

#### **Add test:**

we added 01h + 01h = 02h, and then we changed A to 05h so the result was 06h.







Result became 16(h)



#### **Shifter test:**

we've put in A=EF(h) and in B=01(h) and the OPC= 01101, so we got in the result=DF(h), so we've got one rotation left trough carry as expected.