## Zakhary Kaplan

☑ me@zakhary.dev | ❷ zakhary.dev | to in/zakhary | ♀ kaplanz

| EDUCATION                                                                                                                                                                                                                                                                                          |                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| BASc in Computer Engineering   University of Toronto                                                                                                                                                                                                                                               | Sep 2018 – Jun 2023              |
| • Obtained 3.89/4.0 GPA. Course average 88%.                                                                                                                                                                                                                                                       | 1 3                              |
| • Conferred <i>High Honours</i> upon graduation; <i>Dean's List Scholar</i> for all semesters.                                                                                                                                                                                                     |                                  |
| Completed certificates in Artificial Intelligence and Engineering Business.                                                                                                                                                                                                                        |                                  |
| Work                                                                                                                                                                                                                                                                                               |                                  |
| FPGA Architect   Altera (formerly Intel)                                                                                                                                                                                                                                                           | Jul 2023 – Present               |
| <ul> <li>Designed workflow and toolkit for analyzing fabric routing delays in SPICE using raw</li> <li>Modelled FPGA fabric clock-tree self-balancing delay blocks; workflow tracks nightly</li> </ul>                                                                                             | regressions in RTL.              |
| <ul> <li>Explored feasibility of proposed changes to routing fabric informed by modelling perf</li> <li>Teaching Assistant   University of Toronto</li> </ul>                                                                                                                                      | Aug 2022 – May 2023              |
| ·                                                                                                                                                                                                                                                                                                  | = -                              |
| <ul> <li>ECE243 Computer Organization: ARM v7 assembly for Cortex A9, Verilog soft-core CF</li> <li>ECE244 Programming Fundamentals: C++ language, object-oriented programming, date</li> </ul>                                                                                                    |                                  |
| Computer Architect   Qualcomm                                                                                                                                                                                                                                                                      | May 2021 – Aug 2022              |
| <ul> <li>Created transaction level model for cache prefetcher used by IPs within Snapdragon's</li> <li>Worked on architecture specification for multi-level cache system informed by data-d</li> <li>Lead exploration of high-level synthesis (HLS) workflows within architecture team.</li> </ul> | digital signal processor (DSP).  |
| Software Developer   Geomechanica Inc.                                                                                                                                                                                                                                                             | May 2020 – Aug 2020              |
| - Developed and tested geomechanical simulation features in C++/Qt, including: CAD $\epsilon$                                                                                                                                                                                                      | editor, rendering, and licences. |
| ML/AI Researcher   University of Toronto                                                                                                                                                                                                                                                           | May 2019 – Aug 2019              |
| <ul> <li>Applied ML to extract topics from tweets using NLP sentiment analysis with TensorFl</li> <li>Researched distributed ML via federated learning in PyTorch; coauthored IEEE INFOC</li> </ul>                                                                                                |                                  |
| Publications                                                                                                                                                                                                                                                                                       |                                  |
| • Optimizing Federated Learning on Non-IID Data with Reinforcement Learning Hao Wang, <u>Zakhary Kaplan</u> , Di Niu, Baochun Li.                                                                                                                                                                  | IEEE INFOCOM 2020                |
| Projects                                                                                                                                                                                                                                                                                           |                                  |
| • Game Boy Emulator: Cycle-accurate emulator of the DMG-01 Game Boy written in ReCPU, graphics, and sound. Includes native (macOS/Linux/Windows), iOS, and web from                                                                                                                                |                                  |
| • Dynamic DNS Client: Daemon for periodically querying and updating DNS server red                                                                                                                                                                                                                 | cords.                           |
| • Dotfiles: Workspace configuration with portable Bash installer script; supports nvim,                                                                                                                                                                                                            | tmux, zsh, and more.             |
| • 16-bit ISA: Designed 16-bit ISA for theoretical CPU; used Huffman coding to improve                                                                                                                                                                                                              | instruction density.             |
| • 16-bit CPU: Verilog implementation with distinct control/data paths; compiled for DE                                                                                                                                                                                                             | 1-SoC FPGA board.                |
| • Mapper: NP-complete graph problem solver (travelling salesman) using meta-heuristi                                                                                                                                                                                                               |                                  |
| Relevant Courses                                                                                                                                                                                                                                                                                   | C                                |
| • <b>Software</b> : Algorithms & Data Structures (A+), Operating Systems (A+), Compilers (A+), I                                                                                                                                                                                                   | Networks (A-), Security (A+).    |
| <ul> <li>Hardware: Digital Systems (A+), Computer Organization (A+), Computer Architecture</li> <li>Engineering: Machine Learning (A), Signals &amp; Systems (A), Control Theory (A-).</li> <li>Mathematics: Linear Algebra (A+), Complex Analysis (A+), Multivariate Calculus (A), P</li> </ul>   | (A-), Digital Electronics (A+).  |
| SELECTED SKILLS                                                                                                                                                                                                                                                                                    |                                  |

**Languages**: Rust, Python, C, C++, Assembly, Verilog. **Toolchain**: macOS/Linux, SSH, CLI.