# AGH University of Science and Technology Cracow Department of Electronics



# Custom processor design in FPGA laboratory

## **Tutorial 3**

Implementation of the system with a sequential accelerator

Author: Paweł Russek

ver. 2018.03.20

#### 1. Introduction

#### 1.1. Objectives

This tutorial presents the step by step procedure of creating hardware accelerated design for Xilinx's Zynq All-programmable System-on-chip (PsoC). The **programmable logic** of Zynq (i.e. FPGA) will be used to implement the custom cordic coprocessor. The coprocessor will be used to offload the Zynq's **processor subsystem** (i.e. ARM) to off-load sin/cos operations.

We will use the custom cordic processor that was prepared in the Tutorial 1 of the laboratory. The **Zynq project** will by deployed in Vivado Design Suit tool. The project consist of the **hardware** and **software** parts The result of the hardware development is the programming bitstream for the ARM's programmable logic, and the effect of the software project is a binary executable for the ARM subsystem.

The tutorial shows both the **hardware** and **software** implementation steps for the Zynq chip in Vivado. First, the hardware will be created in Vivado, and its configuration data exported for the software development kit (SDK). Then, the software is developed, debugged, and run on Zedboard using the Vivado SDK tool.

#### 1.2. Prerequisites

Before starting this laboratory student should complete Tutorial 1 of the laboratory. Understanding and basic knowledge of Verilog and C programming language will be necessary to complete the tutorial. Prior experience with the Xilinx's Vivado tool will be an advantage.

#### 1.3. Software and hardware

- Vivado v2016.2 (64-bit).
- ZedBoard Development Platform.
- The t3\_cordic\_src.zip file that is an addition to this document.

## 2. Creating Cordic IP

Before the RTL code of the cordic processor can be used in our Vivado project, it has to be wrapped as the Vivado library element that conforms the Vivado IP format. We will run Vivado and create the cordic accelerator as the peripheral IP for AXI4 bus.

AXI4 is a SoC bus standard that is used by ARM to communicate with its peripherals. We will use the template code for the AXI4 IP that will be customized by the cordic RTL code to implement desired functionality.

- a) Launch Vivado on your computer.
- b) Create new project "cordic\_acc" for Zedboard. Check your project settings in the figure below.



c) Select "Project settings" in the "Flow navigator" window under "Project manager". Change "Target language" to Verilog.



- d) Launch "Tools → Create and Package IP ..." form the main window menu. Click Next button
- e) Select "Create a new AXI4 peripheral" in the "Create Peripheral, Package IP or Package a Block Diagram" window.

  Click Next button

# f) In "Peripheral Details" window name the IP as "cordic\_ip" and note the IP directory location.

You can select the target IP directory according your preferences but we advise to leave the default location: "~/iprepo"



Click Next button

g) Leave, as proposed, one Slave AXI Lite interface for your IP.



Click Next button

#### h) Verify your settings in the figure below



Read information in boxes that appears on click of "more info" links.

#### Select "Edit IP".

Click Finish button

# i) The Vivado project "edit\_cordic\_ip" should open automatically in the separate Window.

Also, you should be able to find the "cordic\_ip" design files in the selected "ip\_repo" directory location.



## 3. Customizing Cordic IP

You have generated IP module for the AXI-Light peripheral module in Section 2. AXI Light is a subclass if the AXI4 bus standard. The AXI Light peripheral can be connected to Zynq's ARM subsystem, and we will do that later.

Created Verilog template code contains only logic for the AXI-Light interface that allow CPU to read/write data to the four memory mapped registers slv\_reg(0-3) only . The Vivado's user work is to customize IP and add the peripheral specific functionality that is also called **user algorithm**. Figure 1 present the proposed architecture of the Vivado's peripheral accelerator IP



Figure 1

Now, we will include the the cordic\_rtl module into the generated template Verilog code.

For the Verilog code of the cordic\_rtl module, please, find the cordic\_rtl.v file, included in t3\_cordic\_src.zip file.

#### 3.1. Creating cordic\_ip Verilog code

a) Open cordic\_ip\_v1\_0\_S00\_AXI module definition in cordic\_ip\_v1\_0\_S00\_AXI.v file that is located in project sources.



#### b) Add the cordic\_rtl module definition to the cordic\_ip\_v1\_0\_S00\_AXI.v file

You can simply copy the Verilog code of cordic\_rtl form the coridic\_rtl.v and past it at the end of cordic\_ip\_v1\_0\_S00\_AXI.v file

#### c) Instantiate cordic\_ip in the cordic\_ip\_v1\_0\_S00\_AXI module.

Copy and paste the code below into the user code section of cordic\_ip\_v1\_0\_S00\_AXI.v

```
// Add user logic here
 //We create acive-high reset signal for cordic ip module
 wire ARESET;
 assign ARESET = ~S_AXI_ARESETN;
 //Code to transfer output data from cordic processor to output registers
 wire [C S AXI DATA WIDTH-1:0]
                                    slv wire2;
 wire [C S AXI DATA WIDTH-1:0]
                                    slv wire3;
 always @( posedge S_AXI_ACLK )
 begin
    slv reg2 <= slv wire2;</pre>
    slv_reg3 <= slv_wire3;</pre>
 //Assign zeros to unused bits
 assign slv wire2[31:1] = 31'b0;
 assign slv wire3[15:12] = 4'b0;
 assign slv_wire3[31:28] = 4'b0;
 cordic_rtl cordic_rtl_inst( S_AXI_ACLK,
                                               //clock,
```

```
ARESET, //reset, slv_reg0[0], //start slv_reg1[11:0], //angle_in slv_wire2[0], //ready_out, slv_wire3[11:0],//sin_out, slv_wire3[27:16]//cos_out );
```

```
// User logic ends
```

Note that we have mapped cordic\_ip ports to the four  $slv_reg(0-1)$  register bits:  $start \rightarrow slv_reg0[0]$  angle\_in  $\rightarrow slv_reg1[11:0]$  ready\_out  $\rightarrow slv_reg2[0]$ ,  $sin_out \rightarrow slv_reg3[11:0]$   $cos_out \rightarrow slv_reg3[27:16]$ 

# d) Remove all write operations to the slv\_reg2 and slv\_reg3 registers in the cordic\_ip\_v1\_0\_S00\_AXI module.

The generated template code contains write operations to the slv\_reg2 and slv\_reg3 registers. We want our cordic\_rtl to write data to those registers only. In the template code, locate each "slv\_reg2" and "slv\_reg3" write code occurrence and comment the corresponding lines. List of changes is given below:

```
    //slv_reg2 <= 0;
    //slv_reg3 <= 0;</li>
    //slv_reg2[(byte_index*8) +: 8] <= S_AXI_WDATA[(byte_index*8) +: 8];
    //slv_reg3[(byte_index*8) +: 8] <= S_AXI_WDATA[(byte_index*8) +: 8];</li>
    //slv_reg2 <= slv_reg2;
    //slv_reg3 <= slv_reg3;</li>
```

Note, to leave "slv\_reg2 <= slv\_wire2;" and "slv\_reg3 <= slv\_wire3;" statements that have just been added in the previous tutorial step.

#### e) Perform trial synthesis to check code correctness.

Select "Run synthesis" from "Flow navigator"



Select "View report" when synthesis has finished



Check Tcl console for errors. If there are no errors go to next step.

#### f) Package and close IP project

Select "Package IP" form "Flow navigator"



Select "Review and package" in "Package IP" window



Press "Re-package IP" button



In the dialog window select "Yes" to close "edit\_cordic\_ip\_v1\_0\_project"



#### g) Go to the "cordic\_acc" project window.

Note that we have created the Vivado "cordic\_acc" project at the very start of this tutorial. It should be already opened on your computer, but if you have closed it, you can reopen it form the respective directory location.

# 4. Creating accelerated ARM-based design in Vivado

In this section, we will use Vivado's block diagram to integrate Zynq's ARM subsystem with FPGA-located cordic accelerator. We will use AXI bus as a system interconnect.

#### a) Create a new block diagram named "design\_acc"

Click "Create block diagram" in "Flow navigator" window



Put the name "design acc" in "Create block design" dialog.



and click "Ok"

The new element "design acc.bd" will appear in "Sources" window.



#### b) Add "ZYNQ processing system" and "cordic\_ip\_v1.0" IP cores to the design block

Click "Add IP" icon in the block diagram side menu



and select "ZYNQ processing system" element in the window menu. Repeat for "cordic\_ip\_v1.0".



Now, the selected elements should appear in the block diagram window.

#### c) Use design connection and block automation to create design

Click "Run Block Automation" and "Run Connection Automation" in designer assistance panel



Our design is now ready for bitstream generation and export to the Vivado SDK tool.



#### d) Create HDL wrapper for the block diagram.

Call context menu for the block diagram in "Source" window and select "Create HDL wrapper"



Vivado will generate the Verilog file "design\_acc\_wrapper.v" to instantiate the block design component

```
☐ Design Sources (1)
☐ @ design_acc_wrapper (design_acc_wrapper.v)
☐ design_acc_i - design_acc (design_acc.bd) (1)
☐ design_acc (design_acc.v) (5)
```

#### e) Generate bitstream.

From the Flow navigator panel select one after another: "Run synthesis", "Run implementation", and "Generate bitstream"



Wait until processes complete. It may take a moment ....



#### f) Export design and launch Vivado SDK tool.

From the main menu select File → Export → Export Hardware



Select "Include bitstream" and local files location



From the main menu select File →Launch SDK



Choose export and the workspace location in the local directory



The Vivado SDK project should appear in the SDK application window.



Software Development Kit

### 5. Creating application in Vivado SDK

The SDK GUI is now opened by the Vivado tool. The project that is automatically created contains hardware platform files for our accelerated design. In the "Project explorer" window you can find: a) a driver source files for the cordic module, b) bitstream configuration file for FPGA, and c) other files that are the processing system specific.



Explore the files in Project Explorer before you proceed.

Now, we will create a demo application for our hardware design. The application will accept an angle value from the user, run accelerator to calculate sine and cosine values, and return results to the user. The build-in UART interface of the ARM subsystem will be used as an user input/output interface. We will develop an application in the C language.

#### a) Add an application project and board support package (BSP) files

Select File  $\rightarrow$  New  $\rightarrow$  Application Project form the main menu.



In the "New Project" dialog, enter "cordic\_demo\_app" as the project name.



Leave the names of the hardware platform and board support package as suggested.



Click the "Next" button.

Select "Empty application" from the available templates.



Click the "Finish" button.

You have created two new elements in Project Explorer a) "cordic\_demo\_app" application project and b) cordic\_demo\_app\_bsp



"Cordic\_demo\_app" will contain your application source files. "Cordic\_demo\_app\_bsp" contains files that abstract the hardware platform. Thanks to that abstraction layer your application will be portable and it can run on any processor platform which provides the compatible functionality (like UART and cordic accelerator for example).

#### b) Add source files to the application project.

Locate the source files in the provided tutorial sources: main.c", "calculateCordicVal.c", "plafrorm.c", "platform.h", "platform\_config.h"

Copy all provided source files to the "cordic\_demo-app" folder of your SDK application using Windows Explorer.

Note. Typically, the application folder is a subfolder in your SDK project location directory: "<*Project directory location*>\cordic\_acc\cordic\_acc.sdk\cordic\_demo\_app"

Refresh the "Project Explorer" view by the "File  $\rightarrow$  Refresh" command in the main window menu.



The added files should appear in the "cordic\_demo\_app" project.



#### c) Build the application

Select "Project → Build all" and check "Problems" panel to verify the application was built without problems.



Eliminate problems if any.

You have binary software file for your ZYNQ platform ready. Now you can run the software on the development board.

## 6. Running application in Vivado SDK

In this section, we will connect the Zedboard development kit to the PC, and we will download FPGA bitstream and software binaries to run the application. For Zedboard, we use the JTAG interface for FPGA configuration, software download and debugging (if necessary).

#### a) Connect Zedboard to the PC and power supply

Connect 12 V adapter to Zedboard power socket, and two USB cables to JTAG and UART ports.



#### b) Find your USB serial port number in Windows Device Manager

Select Device Manager in Windows Control Panel and expand ports branch.



Along with the picture, we will use COM8 in this tutorial.

#### c) Open PuTTY application for serial communication with Zedboard



You can also use another serial communication software like RealTerm for example.

#### d) Configure PuTTY connection and open terminal window

Select "Serial" interface, COM name, and 115200 baud rate.



Click OK

Your terminal window is now opened



#### e) Configure FPGA with the bitstream file

Go to Vivado SDK and select the "Program FPGA" button in main menu.



Check if the bitstream file is "design\_acc\_wrapper.bit" and click OK.



Wait until configuration completes.



Proceed to the next step if no errors.

#### f) Run application

Select Run → Run from the main menu



Check the terminal window for the application output string. Enter your sngle value and check results.

```
Enter angle (in degrees, two digits 00 to 90)32

Sinus value is 53E-2

Cosinus value is 85E-2
```

#### 7. Exercises

**1.** Modify the software application to allow the user enter any angle value in range from 0 to 360 degree.