

### VHDL- programmering för inbyggda system Välkommen

- Repetition Types
- Generics
- Package and library
- Operator Overloading



# Repetion Structural design



```
USE ieee std logic 1164 all;
    ENTITY demo modelsim vhd tst IS
    LEND demo modelsim vhd tst;
    MARCHITECTURE demo modelsim arch OF demo modelsim vhd tst IS
    -- constants
    --- signals
     SIGNAL knapp in : STD LOGIC;
    SIGNAL knapp out : STD LOGIC;
    COMPONENT demo modelsim
       PORT (
       knapp in : IN STD LOGIC;
        knapp out : OUT STD LOGIC
42
     END COMPONENT:
43
      BEGIN
         il : demo modelsim
        PORT MAP (
     -- list connections between master ports and signals
         knapp in => knapp in,
         knapp out => knapp out
49
         );
    minit : PROCESS
      -- variable declarations
      BEGIN
53
              -- code that executes only once
54
      WAIT:
     -END PROCESS init;
```



# **Types**

- VHDL has built-in data types to model hardware
- VHDL also allows creation types for declaring objects (i.e. constants, signals, variables)
- Subtype
- Enumerated Data Type
- Array



# Subtype

- A constrained type
- Synthesizable if base type is synthesizable
- Use to make code more readable and flexible
  - Place in package to use throughout design

```
ARCHITECTURE logic OF subtype_test IS

SUBTYPE word IS std_logic_vector (31 DOWNTO 0);
SIGNAL mem_read, mem_write : word;

SUBTYPE dec_count IS INTEGER RANGE 0 TO 9;
SIGNAL ones, tens : dec_count;

BEGIN
```



# **Enumerated Data Type**

- Allows user to create data type name and values
  - Must create constant, signal or variable of that type to use
- Used in
  - Making code more readable
  - Finite state machines
- Enumerated type declaration

```
TYPE <your_data_type> IS

(data type items or values separated by commas);
```

```
TYPE enum IS (idle, fill, heat_w, wash, drain);
SIGNAL dshwshr_st : enum;
...
drain_led <= '1' WHEN dshwsher_st = drain ELSE '0';
```



# **Array**

- Creates multi-dimensional data type for storing values
  - Must create constant, signal or variable of that type
- Used to create memories and store simulation vectors
- Array type Declaration

array depth

TYPE <array\_type\_name> IS ARRAY (<integer\_range>) OF <data\_type>;



what can be stored in each array address

# **Array Example**

#### ARCHITECTURE logic OF my\_memory IS

- -- Creates new array data type named **mem** which has 64
- -- address locations each 8 bits wide

TYPE mem IS ARRAY (0 to 63) OF std logic vector (7 DOWNTO 0);

-- Creates 2 - 64x8-bit array to use in design **SIGNAL** mem\_64x8\_a, mem\_64x8\_b : mem;

#### **BEGIN**

```
...
mem_64x8_a(12) <= x"AF";
mem_64x8_b(50) <= "11110000";
...
```

#### **END ARCHITECTURE** logic;



## **Generic Declaration**

ENTITY <entity\_name> IS

Generic declarations

Port Declarations

**END ENTITY** <entity\_name> ; (1076-1993 version)

- Generic declarations
  - Used to pass information into a model/component



## **ENTITY: Generic Declaration**

- Generic values can be overwritten during compilation
  - i.e. Passing in parameter information
- Generic must resolve to a constant during compilation



# **Packages**

- Packages are a convenient way of storing and using information throughout an entire model
- Packages consist of:
  - Package declaration (required)
    - Type declarations
    - Subprograms declarations
  - Package body (optional)
    - Subprogram definitions



## **Packages**

```
PACKAGE <package_name > IS
```

**Constant declarations** 

Type declarations

Signal declarations

Subprogram declarations

Component declarations

--There are other declarations

END PACKAGE <package\_name> ; (1076-1993)

PACKAGE BODY <package\_name> IS

Constant declarations

Type declarations

Subprogram body

END PACKAGE BODY <package\_name> ; (1076-1993)



# Package Example

LIBRARY IEEE;
USE IEEE.STD\_LOGIC\_1164.ALL;

```
PACKAGE filt cmp IS
    TYPE state_type IS (idle, tap1, tap2, tap3, tap4);
    COMPONENT acc
         PORT (
                    : IN STD_LOGIC_VECTOR (10 DOWNTO 0);
             clk, first : IN STD LOGIC;
             yn : OUT STD LOGIC VECTOR (11 DOWNTO 4)
    END COMPONENT;
    FUNCTION compare (SIGNAL a, b: INTEGER) RETURN BOOLEAN;
END PACKAGE filt cmp;
PACKAGE BODY filt cmp IS
    FUNCTION compare (SIGNAL a, b: INTEGER) RETURN BOOLEAN IS
    VARIABLE temp: BOOLEAN;
    BEGIN
         IF a < b THEN
              temp := true;
         ELSE
              temp := false;
         END IF;
         RETURN temp;
    END compare;
END PACKAGE BODY filt cmp;
```

Package declaration

Package body



## Libraries

- A LIBRARY is a directory that contains a package or a collection of packages
- Two types of libraries
  - Working library
    - Current project directory
  - Resource libraries
    - STANDARD package
    - IEEE developed packages
    - Altera component packages
    - Any LIBRARY of design units that is referenced in a design



### Model Referencing of LIBRARY and PACKAGE

- All packages must be compiled before being referenced
- Implicit libraries
  - WORK
  - STD
  - ⇒Note: items in these packages do not need to be referenced, they are implied
- Referencing a package requires 2 clauses
  - LIBRARY clause
    - Defines the library name that can be referenced
    - Is a symbolic name to path/directory
    - Defined in the compiler tool
  - USE clause
    - Specifies the package and object in the library that you have specified in the library clause



## Example

```
LIBRARY IEEE;
USE IEEE.STD LOGIC 1164.ALL;
USE WORK.filt cmp.ALL;
ENTITY cmpl_sig IS
PORT (a, b, sel: IN STD LOGIC;
    x, y, z : OUT STD_LOGIC);
END ENTITY cmpl sig;
ARCHITECTURE logic OF cmpl sig IS
BEGIN
      -- Simple signal assignment
    X <= (a AND NOT sel) OR (b AND sel);
      -- Conditional signal assignment
    Y <= a WHEN sel='0' ELSE
        B;
      -- Selected signal assignment
    WITH sel SELECT
        Z <= a WHEN '0',
             B WHEN '1',
            '0' WHEN OTHERS;
END ARCHITECTURE logic;
```

- LIBRARY <name>, <name>;
  - Name is symbolic and defined by compiler tool
  - Note: Remember that WORK and STD do not need to be defined.
- USE lib\_name.pack\_name.object;
  - ALL is a reserved word for object name
- Placing the library/use clause first will allow all following design units to access it



## Libraries

#### LIBRARY STD;

- Contains the following packages
  - STANDARD
    - Pre-defined data types
    - Operator functions to support pre-defined data types

#### TEXTIO

- File operations
- Not discussed
- An implicit library (built\_in)
  - Does not need to be explicitly referenced in VHDL design



### Types Defined in STANDARD Package

#### Type BIT

```
    2 logic value system ('0', '1')
    SIGNAL a_temp : BIT;
    Bit_vector array of bits
    SIGNAL temp : BIT_VECTOR (3 DOWNTO 0);
    SIGNAL temp : BIT_VECTOR (0 TO 3);
```

#### Type BOOLEAN

- (False, true)
- Type INTEGER
  - Positive and negative values in decimal

```
SIGNAL int_tmp : INTEGER; -- 32-bit number SIGNAL int tmp1 : INTEGER RANGE 0 TO 255; -- 8 bit number
```



#### Other Types Defined in Standard Package

- Type NATURAL
  - Integer with range 0 to 2<sup>32</sup>
- Type POSITIVE
  - Integer with range 1 to 2<sup>32</sup>
- Type CHARACTER
  - ASCII characters
- Type STRING
  - Array of characters
- Type TIME
  - Value includes units of time (e.g. ps, us, ns, ms, sec, min, hr)
- Type REAL
  - Double-precision floating point numbers



## Libraries

#### LIBRARY IEEE

- Contains the following packages
  - STD\_LOGIC\_1164 (STD\_LOGIC types & related functions)
  - NUMERIC\_STD (unsigned arithmetic functions using standard logic vectors defined as SIGNED and UNSIGNED data type)
  - STD\_LOGIC\_ARITH\* (arithmetic functions using standard logic vectors as SIGNED or UNSIGNED)
  - STD\_LOGIC\_SIGNED\* (signed arithmetic functions directly using standard logic vectors)
  - STD\_LOGIC\_UNSIGNED\* (unsigned arithmetic functions directly using standard logic vectors)
  - STD\_LOGIC\_TEXTIO\* (file operations using std\_logic)
- \* Packages actually developed by Synopsys but accepted and supported as standard VHDL by most synthesis and simulation tools



## Types Defined in STD\_LOGIC\_1164 Package

- Type STD\_LOGIC
  - 9 logic value system ('U', 'X', '0', '1', 'Z', 'W', 'L', 'H', '-')
    - '1': Logic high
    - '0': Logic low
    - 'X: Unknown
    - 'Z': (not 'z') Tri-state
    - '-': Don't Care

- 'U': Undefined
- 'H': Weak logic high
- 'L': Weak logic low
- 'W': Weak unknown

- Resolved type: supports signals with multiple drivers
  - Driving multiple values onto same signal results in known value



# User-Defined Libraries/Packages

User-defined packages in the same directory as the design

```
LIBRARY WORK; --optional
USE WORK.<Package name>.ALL;
```

- User-defined packages in a different directory
  - Library name must be mapped to directory path via tool settings

```
LIBRARY <any_name>;
USE <any_name>.<Package_name>.ALL;
```



## VHDL packages

- The package <u>standard</u> is predefined in the compiler. Types defined include: bit bit\_vector typical signals integer natural positive typical variables boolean string character typical variables real time delay\_length typical variables Click on <u>standard</u> to see the functions defined Note: This package must be provided with compiler, do not use this one.
- The package <u>textio</u> provides user input/output. Click on <u>textio</u> to see how to call the functions
- The package <u>std\_logic\_1164</u> provides enhanced signal types .Types defined include: std\_logic std\_logic\_vector. Click on std\_logic\_1164 to see available functions
- The package std logic textio provides input/output. Click on std logic textio to see how to call the functions
- The package <u>std\_logic\_arith\_provides numerical computation Click on <u>std\_logic\_arith\_syn</u> to see the functions defined <u>std\_logic\_arith\_ex.vhd</u> has arithmetic functions that operate on signal types std\_logic\_vector and std\_ulogic\_vector Click on <u>std\_logic\_arith\_ex</u> to see the functions defined
  </u>
- The package <u>numeric bit</u> provides numerical computation. Click on <u>numeric bit</u> to see the functions defined
- The package <u>numeric std</u> provides numerical computation. Click on <u>numeric std</u> to see the functions defined
- The package <u>std\_logic\_signed</u> provides signed numerical computation on type std\_logic\_vector. Click on <u>std\_logic\_signed</u> to see the functions defined
- The package <u>std\_logic\_unsigned</u> provides unsigned numerical computation. Click on <u>std\_logic\_unsigned</u> to see the functions defined
- The package <u>math\_real</u> provides numerical computation. Click on <u>math\_real</u> to see the functions defined This declaration and body are in <u>mathpack</u>
- The package <u>math\_complex</u> provides numerical computation. Click on <u>math\_complex</u> to see the functions defined This declaration and body are in <u>mathpack</u>
- Reference: http://www.csee.umbc.edu/portal/help/VHDL/stdpkg.html



## **Arithmetic Function**

```
ENTITY opr IS
   PORT (
      a : IN INTEGER RANGE 0 TO 16;
      b: IN INTEGER RANGE 0 TO 16;
      sum: OUT INTEGER RANGE 0 TO 32
END ENTITY opr;
ARCHITECTURE example OF opr IS
BEGIN
   sum <= a + b;
END ARCHITECTURE example;
```

The VHDL compiler can understand this operation because an arithmetic operation is defined for the built-in data type INTEGER

Note: remember the library STD and the package STANDARD do not need to be referenced



# **Operator Overloading**

- VHDL defines arithmetic & boolean functions only for data types defined in STANDARD package
- How do you use arithmetic & boolean functions with other data types?
  - Operator Overloading defining Arithmetic & Boolean functions with other data types
- Operators are overloaded by defining a function whose name is the same as the operator itself
  - Because the operator and function name are the same, the function name must be enclosed within double quotes to distinguish it from the actual VHDL operator
  - The function is normally declared in a package so that it is globally visible for any design



# Operator Overloading Function/Package

- Packages that define operator overloading functions can be found in the LIBRARY IEEE
  - STD LOGIC ARITH (arithmetic functions)
  - STD\_LOGIC\_SIGNED (signed arithmetic functions)
  - STD\_LOGIC\_UNSIGNED (unsigned arithmetic functions)
  - NUMERIC\_STD (signed & unsigned arithmetic)
- For example, the package STD\_LOGIC\_UNSIGNED defines some of the

```
FUNCTION "+" (I: STD_LOGIC_VECTOR; r: STD_LOGIC_VECTOR) RETURN STD_LOGIC_VECTOR;
FUNCTION "+" (I: STD_LOGIC_VECTOR; r: INTEGER) RETURN STD_LOGIC_VECTOR;
FUNCTION "+" (I: INTEGER; r: std_logic_vector) RETURN STD_LOGIC_VECTOR;
FUNCTION "+" (I: STD_LOGIC_VECTOR; r: STD_LOGIC) RETURN STD_LOGIC_VECTOR;
FUNCTION "+" (I: STD_LOGIC; r: STD_LOGIC_VECTOR) RETURN STD_LOGIC_VECTOR;
FUNCTION "-" (I: STD_LOGIC_VECTOR; r: INTEGER) RETURN STD_LOGIC_VECTOR;
FUNCTION "-" (I: INTEGER; r: STD_LOGIC_VECTOR) RETURN STD_LOGIC_VECTOR;
FUNCTION "-" (I: STD_LOGIC_VECTOR; r: STD_LOGIC_VECTOR) RETURN STD_LOGIC_VECTOR;
FUNCTION "-" (I: STD_LOGIC_VECTOR; r: STD_LOGIC_VECTOR) RETURN STD_LOGIC_VECTOR;
FUNCTION "-" (I: STD_LOGIC_VECTOR; r: STD_LOGIC_VECTOR) RETURN STD_LOGIC_VECTOR;
FUNCTION "-" (I: STD_LOGIC_VECTOR) RETURN STD_LOGIC_VECTOR;
```

# **Operator Overloading**

Include these statements at the beginning of a design file

This allows us to perform arithmetic on non-built-in data types



# **Operator Overloading**

- function "+" (L, R: signed) return signed;
- function "+" (L, R: unsigned) return unsigned;



# **Examples Overloading**

#### Deklaration

- Signal A\_unsigned, B\_unsigned, C\_unsigned: unsigned(7 downto 0);
- Signal R\_signed, S\_signed, T\_signed : signed(7 downto 0);
- Signal J\_std\_logic\_vector, K\_std\_logic\_vector, L\_std\_logic\_vector : std\_logic\_vector(7 downto 0);
- signal Y\_signed : signed(8 downto 0);

#### Permitted

- A\_unsigned <= B\_unsigned + C\_unsigned ; -- Unsigned + Unsigned = Unsigned</li>
- A\_unsigned <= B\_unsigned + 1; -- Unsigned + Integer = Unsigned</li>
- A\_unsigned <= 1 + C\_unsigned; -- Integer + Unsigned = Unsigned</p>
- R\_signed <= S\_signed + T\_signed ; -- Signed + Signed = Signed</p>
- R\_signed <= S\_signed + 1; -- Signed + Integer = Signed</p>
- R\_signed <= 1 + T\_signed; -- Integer + Signed = Signed</p>
- J\_std\_logic\_vector <= K\_std\_logic\_vector + L\_std\_logic\_vector ; -- if using std\_logic\_unsigned</li>

#### Illegal

- R\_signed <= A\_unsigned B\_unsigned;</p>
  - Solution type conversions



























## **SLUT**













