### **CS251: Introduction to Language Processing**

### **Code Generation and Optimizations**

#### Vishwesh Jatala

Assistant Professor

Department of CSE

Indian Institute of Technology Bhilai

vishwesh@iitbhilai.ac.in



## Acknowledgement

- References for today's slides
  - Prof. Y. N Srikant, IISc Bangalore
    - https://nptel.ac.in/content/storage2/courses/1 06108052/module4/code-gen-part-3.pdf
  - Course textbook

## **Compiler Design**



## **Target Language**

- Assume a simple target assembly code
- Instructions:
  - Load: LD dst, addr
  - Store: ST x, reg
  - Computation operations: OP dst, src1, src2
    - OP can be ADD, SUB, MUL, etc.
  - Unconditional jumps: BR L
  - Conditional jumps: BCond reg, L

### A Simple Code Generator: Overview

- Generates the code for each basic block
- Consider each three-address-code in turn
- For each instruction
  - Decides registers
  - Loads are required to get the operands
  - Generates the operation
- Keeps track of registers

## **A Simple Code Generator**

- Uses few data structures
- Register descriptor:
  - Keeps track of variables names whose current value is in registers
- Address descriptor:
  - Keeps track of locations where the current value of variable can be found
    - Register
    - Memory address, etc.

### **Code Generation Algorithm**

- Uses getReg(I): will discuss in later slides
  - Selects registers for I
  - Assumes enough registers

```
I: x=y+z
```

```
getReg(I): Rx, Ry, Rz
```

```
If y is not in Ry generate LD Ry, y'
```

```
If z is not in Rz
generate LD Rz,z'
```

## **Code Generation Algorithm: Updating descriptors**

LD RO, x

#### **Register Descriptor**

| R0 | R1 | R2 | R3 | R4 | R5 |
|----|----|----|----|----|----|
| X  |    |    |    |    |    |

#### **Address Descriptor**

| X            | У | Z | p | q | r |
|--------------|---|---|---|---|---|
| <b>R0</b> ,x | у | Z | р | q | r |

# **Code Generation Algorithm: Updating descriptors**

$$x=y+z$$

Add R3, R1, R2

#### **Register Descriptor**

| R0 | R1 | R2 | R3 | R4 | R5 |
|----|----|----|----|----|----|
|    | У  | z  | X  |    |    |

#### **Address Descriptor**

| X  | у     | Z     | р | q | r |
|----|-------|-------|---|---|---|
| R3 | R1, y | R2, z | р | q | r |

## **Code Generation Algorithm**

```
getReg(I): Rx = Ry
```

```
If y is not in Ry generate LD Ry, y'
```

 Issue store instructions at the end of basic block for live variables

$$t = a-b$$

$$u = a-c$$

$$v = t + u$$

$$a = d$$

$$d = v + u$$

t, u, v: Temporary variables local to block a, b, c, d: Live after exit of the block

#### **Basic block instructions**

### a = dd = v + u

### t=a-b

LD R1, a LD R2, b SUB R2, R1, R2

### Register Descriptor Address Descriptor

R2 R3 R1

b а c d t u v b d a С

| а    | b | С | d | t  | u | V |  |
|------|---|---|---|----|---|---|--|
| a,R1 | b | С | d | R2 |   |   |  |

u=a-c

LD R3, c SUB R1, R1, R3 R1 R2 R3 t u C

b c d t u v а c, **R3** b R2 **R1** d a

$$t = a-b$$

$$u = a-c$$

$$v = t+u$$

$$a = d$$

$$d = v+u$$

#### Register Descriptor

#### **Address Descriptor**

| R1 | R2 | R3 |
|----|----|----|
| R1 | R2 | R3 |

t

a

b

С

c, R3

d

d

t

R2

R1

u ٧

ADD R3, R2, R1

R1

u

R2

R3

С

a

b

d

u

٧

u

t V

C

t

R2 **R3** b d R1 C a

a=d

LD R2, d

R1

u

R2 R3

a,d

٧

a

**R2** 

b

b

c d

C

d, **R2** 

t

u ٧

R1 R3

$$t = a-b$$

$$u = a-c$$

$$v = t+u$$

$$a = d$$

$$d = v+u$$

### Register Descriptor

#### **Address Descriptor**

R1 R2 R3

a,d ٧ u

b a

b

С

d

d, R2

u

R1

t ٧

#### d=v+u

ADD R1, R3, R1

R1

R2

a

a

R3

a

R2

b

С

d

t

u V

d

d

٧

R2

b

С

**R1** 

R3

R3

exit

ST a, R2

ST d, R3

R2 R1

R3

٧

a

b

b

С

d

u

٧

a, R2

С

**d**, R1

R3

### Design of getReg()

Goal: For a TAC instruction I, gets the registers



### **Sethi-Ullman Algorithm – Introduction**

- Generates optimal code for expression trees.
  - Basic blocks containing single expression evaluation
- Target machine model is simple. Has
  - a load instruction,
  - a store instruction, and
  - binary operations involving either a register and a memory, or two registers.

# **Expression Trees**

• Here is the expression a/(b+c)-c\*(d+e) represented as a tree:



### **Target Machine Model**

- We assume a machine with finite set of registers r0, r1, ... rk, countable
  - 1.  $m \leftarrow r$  (store instruction)
  - 2.  $r \leftarrow m$  (load instruction)
  - 3.  $r \leftarrow r \circ p m$  (the result of  $r \circ p m$  is stored in r)
  - 4.  $r_2 \leftarrow r_2 \text{ op } r_1$  (the result of  $r_2 \text{ op } r_1$  is stored in  $r_2$ )

#### Note:

- 1. In instruction 3, the memory location is the right operand.
- 2. In instruction 4, the destination register is the same as the left operand register.

### **Overview**

- Computes the minimum number of registers required to compute the expression tree -- labelling algorithm
- Generates the code

#### **Overview**

- Computes the minimum number of registers required to compute the expression tree -- labelling algorithm
- Generates the code

### Order of Evaluation and Register Requirement

- Consider evaluation of a tree without stores. Assume that the left and right subtrees require up to  $l_1$ , and  $l_2$  ( $l_1 < l_2$ ) registers.
- In what order should we evaluate the subtrees to minimize register requirement?



### **Order of Evaluation: Choice-1**

- Left subtree first, leaving result in a register. This requires upto I<sub>1</sub> registers.
- Evaluate the right subtree. During this we require upto I<sub>2</sub> for evaluating the right subtree and one to hold value of the left subtree.
- Register requirement  $max(l_1, l_2 + 1) = l_2 + 1$ .



#### Order of Evaluation: Choice-2

- Evaluate the right subtree first, leaving the result in a register. During this evaluation we shall require up to l<sub>2</sub> registers.
- Evaluate the left subtree. During this, we might require up to  $I_1 + 1$  registers.
- Register requirement  $max(l_1 + 1, l_2) = l_2$



Therefore the subtree requiring more registers should be evaluated first.

### **Labeling the Expression Tree**

- Label each node by the number of registers required to evaluate it in a store free manner.
- Visit the tree in post-order. For every node visited do:
  - Label each left leaf by 1 and each right leaf by 0.
     left leaf must necessarily be in a register the right leaf can reside in memory.
  - 2. If the labels of the children of a node n are  $l_1$  and  $l_2$  respectively, then

label (n) = 
$$max(I_1, I_2)$$
, if  $I_2 \neq I_2$   
=  $I_1 + 1$ , otherwise

## **Labeling the Expression Tree**

$$a/(b+c)-c*(d+e)$$



#### **Exercise**

■ Computes the minimum number of registers required to compute the expression tree using labelling algorithm ((a+b)\*(c-d\*e))+((f\*g)/(h+i))

#### **Next Lecture**

- Computes the minimum number of registers required to compute the expression tree -- labelling algorithm
- Generates the code