# **Instruction Set Architecture (ISA) specifications**

Acknowledgement: this ISA is taken from the Architecture Course Project at Cairo University Faculty of Engineering.

### A) Registers

R[0:7]<15:0>; Eight 16-bit general purpose register

PC<15:0>; 16-bit program counter SP<15:0>; 16-bit stack pointer

CCR<2:0> ; condition code register

Z<0>:=CCR<0> ; zero flag, change after arithmetic, logical, or shift operations N<0>:=CCR<1> ; negative flag, change after arithmetic, logical, or shift operations

C<0>:=CCR<2>; carry flag, change after arithmetic or shift operations.

# **B)** Input-Output

IN.PORT<15:0> ; 16-bit data input port OUT.PORT<15:0> ; 16-bit data output port

INTR.IN<0>; a single, non-maskable interrupt

RESET.IN<0>; reset signal

#### C) Mnemonics convention

Rsrc1 ; 1st operand register Rsrc2 ; 2nd operand register Rdst ; result register field

Imm ; Immediate Value 16-bits unless stated otherwise.

## Take Care that Some instructions will Occupy more than one memory location

The following table contains the instructions of the ISA and their function.

| Mnemonic                 | Function                                                                                                          |
|--------------------------|-------------------------------------------------------------------------------------------------------------------|
| WOR                      |                                                                                                                   |
| NOP                      | PC ← PC + 1                                                                                                       |
| SETC                     | C ←1, make sure other flags don't get affected                                                                    |
| CLRC                     | C ←0, make sure other flags don't get affected                                                                    |
| NOT Rdst, Rsrc1          | NOT value stored in register Rsrc and store it in Rdst                                                            |
|                          | $R[Rdst] \leftarrow 1$ 's Complement( $R[Rsrc1]$ );                                                               |
|                          | If (1's Complement(R[Rsrc1]) = 0): $Z \leftarrow 1$ ; else: $Z \leftarrow 0$ ;                                    |
|                          | If (1's Complement(R[ Rsrc1 ]) < 0): $N \leftarrow 1$ ; else: $N \leftarrow 0$                                    |
|                          | Don't change carry flag                                                                                           |
| INC Rdst, Rsrc1          | Increment value stored in Rsrc1                                                                                   |
|                          | $R[Rdst] \leftarrow R[Rsrc1] + 1;$                                                                                |
|                          | If $((R[Rsrc1] + 1) = 0)$ : $Z \leftarrow 1$ ; else: $Z \leftarrow 0$ ;                                           |
|                          | If $((R[Rsrc1] + 1) < 0)$ : N $\leftarrow$ 1; else: N $\leftarrow$ 0                                              |
|                          | Update carry flag as appropriate                                                                                  |
| DEC Rdst,Rsrc1           | Decrement value stored in Rsrc1                                                                                   |
|                          | $R[Rdst] \leftarrow R[Rsrc1] - 1;$                                                                                |
|                          | If $((R[Rsrc1] - 1) = 0)$ : $Z \leftarrow 1$ ; else: $Z \leftarrow 0$ ;                                           |
|                          | If $((R[Rsrc1]-1)<0)$ : N $\leftarrow$ 1; else: N $\leftarrow$ 0                                                  |
|                          | Update carry flag as appropriate                                                                                  |
| OUT Rsrc1                | $OUT.PORT \leftarrow R[Rsrc1]$                                                                                    |
| IN Rdst                  | $R[Rdst] \leftarrow IN.PORT$                                                                                      |
| MOV Rdst, Rsrc1          | Move value from register Rsrc1 to register Rdst <b>DON'T change flags</b>                                         |
| ADD Rdst, Rsrc1,Rsrc2    | Add the values stored in registers Rsrc1, Rsrc2                                                                   |
|                          | and store the result in Rdst and updates carry                                                                    |
|                          | If the result =0 then Z $\leftarrow$ 1; else: Z $\leftarrow$ 0;                                                   |
|                          | If the result <0 then $N \leftarrow 1$ ; else: $N \leftarrow 0$                                                   |
|                          | Update carry flag as appropriate                                                                                  |
| IADD Rdst, Rsrc1, Imm    | Add the values stored in registers Rsrc1 to Immediate Value                                                       |
|                          | and store the result in Rdst and updates carry  If the result =0 then $Z \leftarrow 1$ ; else: $Z \leftarrow 0$ ; |
|                          | If the result <0 then N $\leftarrow$ 1; else: N $\leftarrow$ 0                                                    |
|                          | Update carry flag as appropriate                                                                                  |
|                          | Subtract the values stored in registers Rsrc1-Rsrc2                                                               |
| SUB Rdst, Rsrc1,Rsrc2    | and store the result in Rdst and updates carry                                                                    |
|                          | If the result =0 then $Z \leftarrow 1$ ; else: $Z \leftarrow 0$ ;                                                 |
|                          | If the result <0 then $N \leftarrow 1$ ; else: $N \leftarrow 0$                                                   |
|                          | Update carry flag as appropriate                                                                                  |
|                          | AND the values stored in registers Rsrc1, Rsrc2                                                                   |
| AND Rdst, Rsrc1,Rsrc2    | and store the result in Rdst                                                                                      |
|                          | If the result =0 then Z $\leftarrow$ 1; else: Z $\leftarrow$ 0;                                                   |
|                          | If the result <0 then $N \leftarrow 1$ ; else: $N \leftarrow 0$                                                   |
|                          | Don't change carry flag                                                                                           |
| OR Rdst, Rsrc1,Rsrc2     | OR the values stored in registers Rsrc1, Rsrc2                                                                    |
| 51. 1.doi, 1.0101,110102 | and store the result in Rdst                                                                                      |

|                  | If the result =0 then Z $\leftarrow$ 1; else: Z $\leftarrow$ 0;    |
|------------------|--------------------------------------------------------------------|
|                  | If the result <0 then $N \leftarrow 1$ ; else: $N \leftarrow 0$    |
|                  | Don't change carry flag                                            |
| PUSH Rsrc1       | $DataMemory[SP] \leftarrow R[Rsrc]; SP-=1$                         |
| POP Rdst         | $SP+=1; R[Rdst] \leftarrow DataMemory[SP];$                        |
| LDM Rdst, Imm    | Load immediate value (16 bit) to register Rdst                     |
|                  | $R[Rdst] \leftarrow Imm < 15:0 >$                                  |
| LDD Rdst, Rsrc1  | Load value from memory address Rsrc1                               |
|                  | $R[Rdst] \leftarrow DataMemory[R[Rsrc1]];$                         |
| STD Rsrc2, Rsrc1 | Store value that is in register Rsrc1 to memory location Rsrc2     |
|                  |                                                                    |
|                  | DataMemory [R[ Rsrc2]] $\leftarrow$ R[Rsrc1];                      |
| JZ Rdst          | Jump if zero                                                       |
|                  | If $(Z=1)$ : PC $\leftarrow$ R[ Rdst ]; $(Z=0)$                    |
| JC Rdst          | Jump if negative                                                   |
|                  | If $(C=1)$ : PC $\leftarrow$ R[ Rdst ]; $(C=0)$                    |
| JMP Rdst         | Jump                                                               |
|                  | $PC \leftarrow R[Rdst]$                                            |
| CALL Rdst        | $(DataMemory[SP] \leftarrow PC + 1; sp-=1; PC \leftarrow R[Rdst])$ |
| RET              | sp+=1, PC ← DataMemory [SP]                                        |
| RTI              | $sp+=1$ ; PC $\leftarrow$ DataMemory [SP];                         |
|                  | Then restore Flags                                                 |