# MPI+X: Opportunities and Limitations for Heterogeneous Systems

#### Karl Rupp

https://karlrupp.net/

now: Freelance Scientist

formerly: Institute for Microelectronics, TU Wien

in collaboration with colleagues at TU Wien:
J. Weinbub, F. Rudolf, A. Morhammer, T. Grasser, A. Jüngel
...and in discussion with colleagues all over the world

IμE



MS35 - To Thread or Not To Thread SIAM PP, Paris April 13, 2016

## **Overview**

Part 1: Why bother about MPI+X?

Part 2: What about X =threads?



## **The Big Picture**

# The Big Picture



- The next large NERSC production system "Cori" will be Intel Xeon Phi KNL (Knights Landing) architecture:
  - >60 cores per node, 4 hardware threads per core
  - Total of >240 threads per node
- Your application is very likely to run on KNL with simple port, but high performance is harder to achieve.
- Many applications will not fit into the memory of a KNL node using pure MPI across all HW cores and threads because of the memory overhead for each MPI task.
- Hybrid MPI/OpenMP is the recommended programming model, to achieve scaling capability and code portability.
- Current NERSC systems (Babbage, Edison, and Hopper) can help prepare your codes.









# **The Big Picture**

#### NWChem FMC, Add OpenMP to HotSpots (OpenMP #1)







- Total number of MPI ranks=60; OMP=N means N threads per MPI rank.
- Original code uses a shared global task counter to deal with dynamic load balancing with MPI ranks
- Loop parallelize top 10 routines in TEXAS package (75% of total CPU time) with OpenMP. Has load-imbalance.
- · OMP=1 has overhead over pure MPI.
- OMP=2 has overall best performance in many routines.





- 119 -



## **The Big Picture**

# Summary (1)



- OpenMP is a fun and powerful language for shared memory programming.
- Hybrid MPI/OpenMP is recommended for many next generation architectures (Intel Xeon Phi for example), including NERSC-8 system, Cori.
- You should explore to add OpenMP now if your application is flat MPI only.









# **Future Systems**

# ASCR Computing Upgrades at a Glance

| System attributes            | NERSC<br>Now                    | OLCF<br>Now                        | ALCF<br>Now             | NERSC<br>Upgrade                                                                  | OLCF<br>Upgrade                                                 | ALCF<br>Upgrade     |
|------------------------------|---------------------------------|------------------------------------|-------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------|
| Name/Planned<br>Installation | Edison                          | TITAN                              | MIRA                    | Cori<br>2016                                                                      | Summit 2017-2018                                                | Aurora<br>2018-2019 |
| System peak (PF)             | 2.4                             | 27                                 | 10                      | >30                                                                               | 150                                                             | >150                |
| Peak Power (MW)              | 3                               | 8.2                                | 4.8                     | <3.7                                                                              | 10                                                              | ~13                 |
| System memory per node       | 64 GB                           | 38 GB                              | 16 GB                   | 64-128 GB DDR4<br>16 GB High<br>Bandwidth                                         | > 512 GB (High<br>Bandwidth memory<br>and DDR4)                 | TBA                 |
| Node performance (TF)        | 0.460                           | 1.452                              | 0.204                   | >3                                                                                | >40                                                             | >15 times<br>Mira   |
| Node processors              | Intel Ivy<br>Bridge             | AMD<br>Opteron<br>Nvidia<br>Kepler | 64-bit<br>PowerPC<br>A2 | Intel Knights Landing<br>many core CPUs<br>Intel Haswell CPU in<br>data partition | Multiple IBM Power9<br>CPUs &<br>mulitple Nvidia Voltas<br>GPUS | TBA                 |
| System size (nodes)          | 5,200 nodes                     | 18,688<br>nodes                    | 49,152                  | 9,300 nodes<br>1,900 nodes in data<br>partition                                   | ~3,500 nodes                                                    | ~50,000 nodes       |
| System Interconnect          | Aries                           | Gemini                             | 5D Torus                | Aries                                                                             | Dual Rail EDR-IB                                                | TBA                 |
| File System                  | 17.6 PB,<br>168 GBs,<br>Lustre® | 32 PB, 1<br>TB/s,<br>Lustre®       | GPFS™                   | 28 PB, 744<br>GB/sec , Lustre®                                                    | 120 PB, 1 TB/s,<br>GPFS™                                        | TBA                 |

# **Future Systems**

#### Some Systems are Hybrid

Multi-core CPUs + many-core GPUs

Multi-core CPUs + FPGAs?

Multi-core CPUs + custom accelerators?

## Why MPI+X for Hybrid Systems?

MPI not available on GPUs/FPGAs/accelerators



http://geco.mines.edu/tesla/cuda\_tutorial\_mio/pic/mpi\_cuda.jpg



# **Simple MPI Model**



**Hybridization Easy?** 

#pragma omp parallel for



# **Simple MPI Model**

#### Mind the Details

NUMA domains: Data locality matters

CPU internals: Ring buses





http://images.anandtech.com/doci/10158/v4\_24coresHCC.png



#### **NUMA-aware MPI Model**



# **Hybrid MPI Model**

## Hybridization

One or multiple multi-core CPUs

One or multiple GPUs/FPGAs/accelerators

#### **CPU Starvation**

Use one MPI rank per GPU (shepard process)

Problem: Waste of CPU resources



## **GPUs in the MPI Model**



## **GPUs in the MPI Model**



#### Reflection

## MPI+X for Hybrid Systems

Important question: What to compute where?

Unimportant question: What is X?



#### Vector Addition

x = y + z with N elements each

1 FLOP per 24 byte in double precision

Limited by memory bandwidth  $\Rightarrow T_2(N) \stackrel{?}{\approx} 3 \times 8 \times N/\text{Bandwidth} + \text{Latency}$ 









## Example: Algebraic Multigrid

SpGEMM on CPU (AMG setup)
SpMV & friends on GPUs (AMG solve)

#### Model 1: Side-by-Side

Use MPI ranks for CPU How to decompose problem?

## Model 2: GPU shepards only

Overlapping of GPU and CPU work within rank

Reimplement message passing on MPI rank level?



## **Overview**

Part 2: What about X =threads?



#### **NUMA-aware MPI Model**



# Memory Bandwidth vs. Parallelism



#### Attempt 1

Library spawns threads

```
void library_func(double *x, int N) {
    #pragma omp parallel for
    for (int i=0; i<N; ++i) x[i] = something_complicated();
}</pre>
```

#### **Problems**

Call from multi-threaded environment?

```
void user_func(double **y, int N) {
    #pragma omp parallel for
    for (int j=0; j<M; ++j) library_func(y[j], N);
}</pre>
```

Incompatible OpenMP runtimes (e.g. GCC vs. ICC)

#### Attempt 2

Use pthreads/TBB/etc. instead of OpenMP to spawn threads Fixes incompatible OpenMP implementations (probably)

#### **Problems**

Still a problem with multi-threaded user environments

```
void user_func(double **y, int N) {
    #pragma omp parallel for
    for (int j=0; j<M; ++j) library_func(y[j], N);
}</pre>
```



#### Attempt 3

Hand back thread management to user

```
void library_func(ThreadInfo ti, double *x, int N) {
  int start = compute_start_index(ti, N);
  int stop = compute_stop_index(ti, N);
  for (int i=start; i<stop; ++i)
    x[i] = something_complicated();
}</pre>
```

## **Implications**

Users can use their favorite threading model

API requires one extra parameter

Extra boilerplate code required in user code

#### Reflection

Extra thread communication parameter

```
void library_func(ThreadInfo ti, double *x, int N) {...}
```

Rename thread management parameter

```
void library_func(Thread_Comm c, double *x, int N) {...}
```

#### Compare:

```
void library_func(MPI_Comm comm, double *x, int N) {...}
```

#### Conclusion

Prefer flat MPI over MPI+OpenMP for a composable software stack MPI automatically brings better data locality



# **Summary**

## MPI+X Opportunities

CPUs for sequential potions

Non-CPUs for fine-grained parallel potions

Get funding for reimplementing existing things

## MPI+X Challenges

Use all components of a hybrid system Productivity?
Scientific progress?

