# **AP-485**

# APPLICATION NOTE



# Intel Processor Identification and the CPUID Instruction

June 1998

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

Intel's Intel Architecture processors (e.g., Pentium® processor, Pentium processor with MMX™ technology, Pentium Pro processor, Pentium II processor, Pentium II Xeon™ processor and Intel® Celeron™ processor) may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com

Copyright © Intel Corporation 1998.

\* Third-party brands and names are the property of their respective owners.



# **CONTENTS**

| PAG                                                            | E |
|----------------------------------------------------------------|---|
| 1.0. INTRODUCTION5                                             | , |
| 1.1. Update Support                                            |   |
| 2.0. DETECTING THE CPUID INSTRUCTION5                          |   |
| 3.0. OUTPUT OF THE CPUID INSTRUCTION6                          |   |
| 3.1. Vendor ID String                                          |   |
| 3.2. Processor Signature                                       | • |
| 3.3. Feature Flags                                             | ) |
| 3.4. Cache Size and Format Information                         | ļ |
| 3.5. SYSENTER/SYSEXIT – SEP Features Bit                       | ļ |
| 3.6. Pentium® Pro Processor Output Example14                   | , |
| 3.7. Pentium <sup>®</sup> II Processor, Model 3 Output Example | ļ |
| 4.0. USAGE GUIDELINES                                          | , |
| 5.0. PROPER IDENTIFICATION SEQUENCE15                          | , |
| 6.0. USAGE PROGRAM EXAMPLES17                                  |   |



# **REVISION HISTORY**

| Revision | Revision History                                                                                                                                                                                                                                                                                            | Date  |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|
| -001     | Original Issue.                                                                                                                                                                                                                                                                                             | 05/93 |  |  |
| -002     | Modified Table 2, Intel486™ and Pentium® Processor Signatures.                                                                                                                                                                                                                                              |       |  |  |
| 003      | Updated to accommodate new processor versions. Program examples modified for ease of use, section added discussing BIOS recognition fo OverDrive® processors, and feature flag information updated                                                                                                          | 09/94 |  |  |
| -004     | Updated with Pentium Pro® and OverDrive® processors information Modified Tables1, 3 and 5. Inserted Tables 6, 7 and 8. Inserted Section: 3.4. and 3.5.                                                                                                                                                      | 12/95 |  |  |
| -005     | Added Figures 1 and 3. Added Footnotes 1 and 2. Modified Figure 2 Added Assembly code example in Section 4. Modified Tables 3, 5 and 7 Added two bullets in Section 5.0. Modified cpuid3b.ASM and cpuid3b.( programs to determine if processor features MMX <sup>™</sup> technology. Modified Figure 6.0.   |       |  |  |
| -006     | Modified Table 3. Added reserved for future member of P6 family c processors entry. Modified table header to reflect Pentium® II processor family. Modified Table 5. Added SEP bit definition. Added Section 3.5 Added Section 3.7 and Table 9. Corrected references of P6 family to reflect correct usage. | 3/97  |  |  |
|          | Modified cpuid3a.asm, cpuid3b.asm and cpuid3.c example code sections to check for SEP feature bit and to check for, and identify, the Pentium® II processor. Added additional disclaimer related to designers and errata                                                                                    |       |  |  |
| - 007    | Modified Table 2. Added Pentium® II processor, model 5 entry. Modified existing Pentium II processor entry to read "Pentium II processor, model 3". Modified Table 5. Added additional feature bits, PATand FXSR. Modified Table 7. Added entries 44h and 45h                                               | 1/98  |  |  |
|          | Removed the note "Do not assume a value of 1 in a feature flag indicates that a given feature is present. For future feature flags, a value of 1 may indicate that the specific feature is not presen" in section 4.0.                                                                                      |       |  |  |
|          | Modified cpuid3b.asm and cpuid3.c example code section to check for and identify, the Pentium® II processor, model 5. Modified existing Pentiun II processor code to print Pentium II processor, model 3                                                                                                    |       |  |  |
| - 008    | Added note to identify Intel Celeron <sup>TM</sup> processor in section 3.2. Modified Table 2. Added Intel Celeron processor & Pentium® OverDrive® processor with MMX <sup>TM</sup> technology entry. Modified Table 5. Added additional feature bit, PSE-36                                                | 4/98  |  |  |
|          | Modified cpuid3b.asm and cpuid3.c example code to check for, and identify, the Intel Celeron processor.                                                                                                                                                                                                     |       |  |  |
| -009     | Added note to identify Pentium® II Xeon™ processor in section 3.2 Modified Table 2. Added Pentium II Xeon processor entry                                                                                                                                                                                   | 6/98  |  |  |
|          | Modified cpuid3b.asm and cpuid3.c example code to check for, and identify, the Pentium II Xeon processor                                                                                                                                                                                                    |       |  |  |



### 1.0. INTRODUCTION

As the Intel Architecture evolves with the addition of new generations and models of processors (8086, 8088, Intel286, Intel386<sup>TM</sup>, Intel486<sup>TM</sup>, Pentium<sup>®</sup> processors, Pentium OverDrive<sup>®</sup> processors, Pentium processors with MMX<sup>TM</sup> technology, Pentium OverDrive<sup>®</sup> processors with MMX technology, Pentium II Xeon<sup>TM</sup> processors, Pentium II processors, Pentium II Xeon<sup>TM</sup> processors and Intel Celeron<sup>TM</sup> processors), it is essential that Intel provide an increasingly sophisticated means with which software can identify the features available on each processor. This identification mechanism has evolved in conjunction with the Intel Architecture as follows:

- Originally, Intel published code sequences that could detect minor implementation or architectural differences to identify processor generations.
- Later, with the advent of the Intel386 processor, Intel implemented processor signature identification which provided the processor family, model, and stepping numbers to software, but only upon reset.
- As the Intel Architecture evolved, Intel extended the processor signature identification into the CPUID instruction. The CPUID instruction not only provides the processor signature, but also provides information about the features supported by and implemented on the Intel processor.

The evolution of processor identification was necessary because, as the Intel Architecture proliferates, the computing market must be able to tune processor functionality across processor generations and models that have differing sets of features. Anticipating that this trend will continue with future processor generations, the Intel Architecture implementation of the CPUID instruction is extensible.

This application note explains how to use the CPUID instruction in software applications, BIOS implementations, and various processor tools. By taking advantage of the CPUID instruction, software developers can create software applications and tools that can execute compatibly across the widest range of Intel processor generations and models, past, present, and future.

### 1.1. Update Support

You can obtain new Intel processor signature and feature bits information from the developer's manual, programmer's reference manual or appropriate

documentation for a processor. In addition, you can receive updated versions of the programming examples included in this application note; contact your Intel representative for more information.

#### 2.0. DETECTING THE CPUID INSTRUCTION

Starting with the Intel486 family and subsequent Intel processors, Intel provides a straightforward method for determining whether the processor's internal architecture is able to execute the CPUID instruction. This method uses the ID flag in bit 21 of the EFLAGS register. If software can change the value of this flag, the CPUID instruction is executable. <sup>1</sup> See Figure 1.



Figure 1. Flag Register Evolution

# **Footnotes**

Only in some Intel486™ and succeeding processors. Bit 21 in the Intel386™ processor's Eflag register cannot be changed by software, and the Intel386 processor cannot execute the CPUID instruction. Execution of CPUID on a processor that does not support this instruction will result in an invalid opcode exception.



The POPF, POPFD, PUSHF, and PUSHFD instructions are used to access the Flags, Eflags register. The program examples at the end of this application note show how you use the PUSHFD instruction to read and the POPFD instruction to change the value of the ID flag.

# 3.0. OUTPUT OF THE CPUID INSTRUCTION

Figure 2 summarizes the outputs of the CPUID instruction. The function of the CPUID instruction is

fully dependent upon the contents of the EAX register. This means, by placing different values in the EAX register and then executing CPUID, the CPUID instruction will perform a specific function dependent upon whatever value is resident in the EAX register (see Table 1). In order to determine the highest acceptable value for the EAX register input and CPUID operation, the program should set the EAX register parameter value to "0" and then execute the CPUID instruction as follows

MOV EAX, 00H CPUID



Figure 2. CPUID Instruction Outputs



Table 1. Effects of EAX Contents on CPUID Instruction Output

| Parameter               | Outputs of CPUID                                                                             |
|-------------------------|----------------------------------------------------------------------------------------------|
| EAX = 0                 | EAX ← Highest value recognized by CPUID instruction                                          |
|                         | EBX:EDX:ECX ← Vendor identification string                                                   |
| EAX = 1                 | $EAX \leftarrow Processor \ signature$                                                       |
|                         | EDX ← Feature flags                                                                          |
|                         | $\begin{tabular}{ll} EBX:ECX \leftarrow Intel \ reserved \\ (Do \ not \ use.) \end{tabular}$ |
| EAX = 2                 | EAX:EBX:ECX:EDX ← Processor configuration parameters                                         |
| 3 ≤ EAX ≤ highest value | Intel reserved                                                                               |
| EAX > highest value     | $\begin{array}{l} EAX:EBX:ECX:EDX \leftarrow Undefined \\ (Do\ not\ use.) \end{array}$       |

After the execution of the CPUID instruction, a return value will be present in the EAX register. Always use an EAX parameter value that is equal to or greater than zero and less than or equal to this highest EAX "returned" value. On current and future IA-32 processors, bit 31 in the EAX register will be clear when CPUID is called with an input parameter greater then highest value. All other bit values returned by the processor in response to a CPUID instruction with EAX set to a value higher than appropriate for that processor are model specific and should not be relied upon.

# 3.1. Vendor ID String

In addition to returning the highest value in the EAX register, the Intel Vendor-ID string can be simultaneously verified as well. If the EAX register contains an input value of 0, the CPUID instruction also returns the vendor identification string in the EBX, EDX, and ECX registers (see Figure 2). These registers contain the ASCII string:

#### GenuineIntel

While any imitator of the Intel Architecture can provide the CPUID instruction, no imitator can legitimately claim that its part is a genuine Intel part. So the presence of the GenuineIntel string is an assurance that the CPUID instruction and the processor signature are implemented as described in this document. If the "GenuineIntel" string is not returned after execution of the CPUID instruction, do not rely upon the information described in

this document to interpret the information returned by the CPUID instruction.

# 3.2. Processor Signature

Beginning with the Intel486 processor family, the processor will return a processor identification signature value after reset in the EDX register (see Figure 3).



Figure 3. EDX Register Value after RESET

Processors that implement the CPUID instruction also return the processor identification signature after reset; however, the CPUID instruction gives you the flexibility of checking the processor signature at any time. Figure 3 shows the format of the signature for the Intel®486<sup>TM</sup>, Pentium®, Pentium Pro, Pentium II processors, Pentium II Xeon<sup>TM</sup> processors and Intel® Celeron<sup>TM</sup> processors. Note that the EDX processor signature value after reset is equivalent to the processor signature output value in the EAX register in Figure 2. Table 2 shows the values returned in the EAX register currently defined for these processors. (The high-order 18 bits are undefined and reserved.)

The processor type, specified in bit positions 12 and 13 of Table 3, indicates whether the processor is an original OEM processor, an OverDrive® processor, or a dual processor (capable of being used in a dual processor system). Table 3 shows the processor type values returned in bits 12 and 13 of the EAX register.

The family values, specified in bit positions 8 through 11, indicates whether the processor belongs to the Intel386<sup>TM</sup>, Intel486, Pentium or P6 family of processors.

The model number, specified in bits 4 though 7, indicates the processor's family model number, while the stepping number in bits 0 through 3 indicates the revision number of that model.

The Pentium II processor, model 5, the Pentium II Xeon processor and the Intel Celeron processor share the same family and model number. To differentiate between the processors, software should check the cache descriptor values through executing CPUID instruction with EAX = 2. If no L2 cache is returned, the processor is identified as an Intel Celeron processor.



Table 2. Intel®486™, Pentium® Processor Family, OverDrive®, Pentium Pro Processor, Pentium II Processor, Pentium II Xeon™ Processor and Intel Celeron™ Processor Signatures

| Туре   | Family | Model         | Stepping | Description                                                                                                 |  |
|--------|--------|---------------|----------|-------------------------------------------------------------------------------------------------------------|--|
| 00     | 0100   | 0000 and 0001 | XXXX (1) | Intel®486™ DX processors                                                                                    |  |
| 00     | 0100   | 0010          | xxxx (1) | Intel®486 SX processors                                                                                     |  |
| 00     | 0100   | 0011          | xxxx (1) | Intel®487™ processors                                                                                       |  |
| 00     | 0100   | 0011          | xxxx (1) | Intel®DX2™ processors                                                                                       |  |
| 00     | 0100   | 0011          | xxxx (1) | Intel®DX2™ OverDrive® processors                                                                            |  |
| 00     | 0100   | 0100          | XXXX (3) | Intel®486 SL processor                                                                                      |  |
| 00     | 0100   | 0101          | xxxx (1) | Intel®SX2™ processors                                                                                       |  |
| 00     | 0100   | 0111          | XXXX (3) | Write-Back Enhanced IntelDX2 processors                                                                     |  |
| 00     | 0100   | 1000          | XXXX (3) | Intel®DX4™ processors                                                                                       |  |
| 00, 01 | 0100   | 1000          | XXXX (3) | Intel®DX4™ OverDrive® processors                                                                            |  |
| 00     | 0101   | 0001          | XXXX (2) | Pentium® processors (60, 66)                                                                                |  |
| 00     | 0101   | 0010          | XXXX (2) | Pentium® processors (75, 90, 100, 120, 133, 150, 166 200)                                                   |  |
| 01 (4) | 0101   | 0001          | xxxx (2) | Pentium® OverDrive® processor for Pentium processor (60, 66)                                                |  |
| 01 (4) | 0101   | 0010          | xxxx (2) | Pentium® OverDrive® processor for Pentium processor (75, 90, 100, 120, 133)                                 |  |
| 01     | 0101   | 0011          | xxxx (2) | Pentium® OverDrive® processors for Intel®486 processor-based systems                                        |  |
| 00     | 0101   | 0100          | XXXX (2) | Pentium® processor with MMX™ technology (166, 200)                                                          |  |
| 01     | 0101   | 0100          | XXXX (2) | Pentium® OverDrive® processor with MMX <sup>™</sup> technology for Pentium processor (75, 90, 100, 120, 133 |  |
| 00     | 0110   | 0001          | XXXX (2) | Pentium® Pro processor                                                                                      |  |
| 00     | 0110   | 0011          | xxxx (2) | Pentium® II processor, model 3                                                                              |  |
| 00     | 0110   | 0101(5)       | xxxx (2) | Pentium® II processor, model 5, Pentium II Xeor™ processor and Intel® Celeron™ processor                    |  |
| 01     | 0110   | 0011          | XXXX (2) | Reserved for a future OverDrive® processor for Pentium® Pro processor                                       |  |



### NOTES:

- 1. This processor does not implement the CPUID instruction.
- Refer to the Intel®486™ documentation, the Pentium® Processor Specification Update (Order Number 242480), the
   Pentium® Pro Processor Specification Update (Order Number 242689), the Pentium® II Processor Specification Update
   (Order Number 243337), the Pentium® II Xeon™ Processor Specification Update (Order Number 243776) or the Inte®I
   Celeron™ Processor Specification Update (Order Number 243748) for the latest list of stepping numbers.
- 3. Stepping 3 implements the CPUID instruction.
- 4. The definition of the type field for the OverDrive® processor is 01h. An errata on the Pentium® OverDrive processor will always return 00h as the type.
- 5. To differentiate between the Pentium® II processor, model 5, Pentium II Xeon™ processor and the Intel® Celeron™ processor, software should check the cache descriptor values through executing CPUID instruction with EAX = 2. If no L2 cache is returned, the processor is identified as an Intel Celeron processor. If 1M or 2M L2 cache size is reported, the processor is the Pentium II Xeon processor otherwise it is a Pentium II processor, model 5 or a Pentium II Xeon processor with 512K L2 cache size.



Table 3. Processor Type (Bit Positions 13 and 12)

| Value | Description                  |  |
|-------|------------------------------|--|
| 00    | Original OEM processor       |  |
| 01    | OverDrive® processor         |  |
| 10    | Dual processor               |  |
| 11    | Intel reserved (Do not use.) |  |

If 1M or 2M L2 cache size is reported, the processor is the Pentium II Xeon processor otherwise it is a Pentium II processor, model 5 or a Pentium II Xeon processor with 512K L2 cache.

Older versions of Intel486 SX, Intel486 DX and IntelDX2 processors do not support the CPUID instruction, 2 so they can only return the processor signature at reset. Refer to Table 2 to determine which processors support the CPUID instruction.

Figure 4 shows the format of the processor signature for Intel386 processors, which are different from other processors. Table 4 shows the values currently defined for these Intel386 processors.

## **Footnotes**

<sup>2</sup> All Intel486 SL-enhanced and Write-Back enhanced processors are capable of executing the CPUID instruction. See Table 2.

# 3.3. Feature Flags

When the EAX register contains a value of 1, the CPUID instruction (in addition to loading the processor signature in the EAX register) loads the EDX register with the feature flags. The current feature flags (when Flag = 1) indicate what features the processor supports. Table 5 lists the currently defined feature flag values.

For future processors, refer to the programmer's reference manual, user's manual, or the appropriate documentation for the latest feature flag values.

Use the feature flags in your applications to determine which processor features are supported. By using the CPUID feature flags to predetermine processor features, your software can detect and avoid incompatibilities.

# 3.4. Cache Size and Format Information

When the EAX register contains a value of 2, the CPUID instruction loads the EAX, EBX, ECX and EDX registers with descriptors that indicate the processor's cache characteristics. The lower 8 bits of the EAX register (AL) contain a value that identifies the number of times the CPUID has to be executed to obtain a complete image of the processor's caching systems. For example, the Pentium Pro processor returns a value of 1 in the lower 8 bits of the EAX register to indicate that the CPUID instruction need only be executed once (with EAX = 2) to obtain a complete image of the processor configuration.





Figure 4. Processor Signature Format on Inte®v386™ Processors

| Table 4. | Intel®386™ | <b>Processor</b> | <b>Signatures</b> |
|----------|------------|------------------|-------------------|
|----------|------------|------------------|-------------------|

| Туре | Family | Major Stepping | Minor Stepping | Description                         |
|------|--------|----------------|----------------|-------------------------------------|
| 0000 | 0011   | 0000           | XXXX           | Intel®386™ DX processor             |
| 0010 | 0011   | 0000           | XXXX           | Inte <sup>®</sup> 386 SX processor  |
| 0010 | 0011   | 0000           | XXXX           | Intel®386 CX processor              |
| 0010 | 0011   | 0000           | XXXX           | Intel®386 EX processor              |
| 0100 | 0011   | 0000 and 0001  | XXXX           | Inte <sup>I®</sup> 386 SL processor |
| 0000 | 0011   | 0100           | XXXX           | RapidCAD <sup>®</sup> coprocessor   |

Table 5. Feature Flag Values

| Bit | Name | Description when Flag = 1           | Comments                                                                                                                                                     |
|-----|------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | FPU  | Floating-point unit on-chip         | The processor contains an FPU that supports the Intel387 floating-point instruction set.                                                                     |
| 1   | VME  | Virtual Mode Extension              | The processor supports extensions to virtual-8086 mode.                                                                                                      |
| 2   | DE   | Debugging Extension                 | The processor supports I/O breakpoints, including the CR4.DE bit for enabling debug extensions and optional trapping of access to the DR4 and DR5 registers. |
| 3   | PSE  | Page Size Extension                 | The processor supports 4-Mbyte pages.                                                                                                                        |
| 4   | TSC  | Time Stamp Counter                  | The RDTSC instruction is supported including the CR4.TSD bit for access/privilege control.                                                                   |
| 5   | MSR  | Model Specific Registers            | Model Specific Registers are implemented with the RDMSR, WRMSR instructions                                                                                  |
| 6   | PAE  | Physical Address<br>Extension       | Physical addresses greater than 32 bits are supported.                                                                                                       |
| 7   | MCE  | Machine Check Exception             | Machine Check Exception, Exception 18, and the CR4.MCE enable bit are supported                                                                              |
| 8   | CX8  | CMPXCHG8 Instruction<br>Supported   | The compare and exchange 8 bytes instruction is supported.                                                                                                   |
| 9   | APIC | On-chip APIC Hardware Supported (1) | The processor contains a local APIC.                                                                                                                         |
| 10  |      | Reserved                            | Do not count on their value.                                                                                                                                 |
|     |      |                                     |                                                                                                                                                              |



Table 5. Feature Flag Values

|         | Description when               |                                                          |                                                                                                                                                                                                                                                                                             |  |  |
|---------|--------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Name                           | Flag = 1                                                 | Comments                                                                                                                                                                                                                                                                                    |  |  |
| 11      | SEP                            | Fast System Call                                         | Indicates whether the processor supports the Fast System Call instructions, SYSENTER and SYSEXIT. NOTE: Refer to Section 3.5 for further information regarding SYSENTER/SYSEXIT feature and SEP feature bit.                                                                                |  |  |
| 12      | MTRR                           | Memory Type Range<br>Registers                           | The Processor supports the Memory Type Range Registers specifically the MTRR_CAP register.                                                                                                                                                                                                  |  |  |
| 13      | PGE                            | Page Global Enable                                       | The global bit in the PDEs and PTEs and the CR4.PGE enable bit are supported.                                                                                                                                                                                                               |  |  |
| 14      | MCA                            | Machine Check<br>Architecture                            | The Machine Check Architecture is supported, specifically the MCG_CAP register.                                                                                                                                                                                                             |  |  |
| 15      | CMOV                           | Conditional Move<br>Instruction Supported                | The processor supports CMOVcc, and if the FPU feature flag (bit 0) is also set, supports the FCMOVCC and FCOMI instructions.                                                                                                                                                                |  |  |
| 16      | PAT                            | Page Attribute Table                                     | Indicates whether the processor supports the Page Attribute Table. This feature augments the Memory Type Range Registers (MTRRs), allowing an operating system to specify attributes of memory on a 4K granularity through a linear address.                                                |  |  |
| 17      | PSE-36                         | 36-bit Page Size<br>Extension                            | Indicates whether the processor supports 4-Mbyte pages that are capable of addressing physical memory beyond 4GB. This feature indicates that the upper four bits of the physical address of the 4-Mbyte page is encoded by bits 13-16 of the page directory entry.                         |  |  |
| 18 – 22 |                                | Reserved                                                 | Do not count on their value.                                                                                                                                                                                                                                                                |  |  |
| 23      | MMX <sup>™</sup><br>Technology | Intel Architecture MMX <sup>™</sup> technology supported | The processor supports the MMX <sup>™</sup> technology instruction set extensions to Intel Architecture.                                                                                                                                                                                    |  |  |
| 24      | FXSR                           | Fast floating-point save and restore                     | Indicates whether the processor supports the FXSAVE and FXRSTOR instructions for fast save and restore of the floating point context. Presence of this bit also indicates that CR4.OSFXSR is available for an operating system to indicate that it uses the fast save/restore instructions. |  |  |
| 25 – 31 |                                | Reserved                                                 | Do not count on their value.                                                                                                                                                                                                                                                                |  |  |

### NOTE:

1. The processor contains a software-accessible Local APIC.

The remainder of the EAX register, and the EBX, ECX, and EDX registers, contain valid 8 bit descriptors. Table 6 shows that a most significant bit of zero indicates a valid 8-bit descriptor. To decode descriptors, move sequentially from the most significant byte of the register down through the least significant byte of the register. Table 7 lists the current descriptor values and their respective cache characteristics. This list will be extended in the future as necessary.

**Table 6. Descriptor Formats** 

| Register<br>MSB | Descriptor<br>Type   | Description                                                                                                           |
|-----------------|----------------------|-----------------------------------------------------------------------------------------------------------------------|
| 1               | Reserved             | Reserved for future use.                                                                                              |
| 0               | 8 bit<br>descriptors | Descriptors point to a parameter table to identify cache characteristics. The descriptor is null if it has a 0 value. |



**Table 7. Descriptor Decode Values** 

| Descriptor<br>Value | Cache Description                                                |
|---------------------|------------------------------------------------------------------|
| 00h                 | Null                                                             |
| 01h                 | Instruction TLB, 4K pages, 4-way set associative, 32 entries     |
| 02h                 | Instruction TLB, 4M pages, fully associative, 2 entries          |
| 03h                 | Data TLB, 4K pages, 4-way set associative, 64 entries            |
| 04h                 | Data TLB, 4M pages, 4-way set associative, 8 entries             |
| 06h                 | Instruction cache, 8K, 4-way set associative, 32 byte line size  |
| 08h                 | 16KB instruction cache, 4-way set associative, 32 byte line size |
| 0Ah                 | Data cache, 8K, 2-way set associative, 32 byte line size         |
| 0Ch                 | 16KB data cache, 4-way set associative, 32 byte line size        |
| 40h                 | No L2 cache                                                      |
| 41h                 | Unified cache, 32 byte cache line,4way set associative, 128K     |
| 42h                 | Unified cache, 32 byte cache line, 4-way set associative, 256K   |
| 43h                 | Unified cache, 32 byte cache line, 4-way set associative, 512K   |
| 44h                 | Unified cache, 32 byte cache line, 4-way set associative, 1M     |
| 45h                 | Unified cache, 32 byte cache line, 4-way set associative, 2M     |

Table 8. Pentium® Pro Processor, with 256K L2 Cache, CPUID (EAX=2) Example Return Values

|     | 31  | 23  | 15  | 7 0 |
|-----|-----|-----|-----|-----|
| EAX | 03h | 02h | 01h | 01h |
| EBX | 0   | 0   | 0   | 0   |
| ECX | 0   | 0   | 0   | 0   |
| EDX | 06h | 04h | 0Ah | 42h |



# 3.5. SYSENTER/SYSEXIT – SEP Features Bit

The presence of this facility is indicated by the SYSENTER Present (SEP) bit 11 of CPUID. An operating system that detects the presence of the SEP bit must also qualify the processor family and model to ensure that the SYSENTER/SYSEXIT instructions are actually present:

```
If (CPUID SEP bit is set) {

If (Family == 6) AND (Model < 3) AND

(Stepping < 3) {

THEN

Fast System Call is NOT supported

}

ELSE Fast System Call is supported
}
```

The Pentium Pro processor (Model = 1) returns a set SEP CPUID feature bit, but should not be used by software.

# 3.6. Pentium® Pro Processor Output Example

The Pentium Pro processor returns the values shown in Table 8. As the value of AL=1, it is valid to interpret the remainder of the registers according to Table 7. Table 8 also shows that the MSB of the EAX register is 0. This indicates that the upper 8 bits constitute an 8 bit descriptor. The remaining register values in Table 8 show that the Pentium Pro processor has the following cache characteristics:

- A data TLB that maps 4K pages, is 4 way set associative, and has 64 entries.
- An instruction TLB that maps 4M pages, is fully associative, and has 2 entries.

- An instruction TLB that maps 4K pages, is 4 way set associative, and has 32 entries.
- An instruction cache that is 8K, is 4 way set associative, and has a 32 byte line size.
- A data TLB that maps 4M pages, is 4 way set associative, and has 8 entries.
- A data cache that is 8K, is 2 way set associative, and has a 32 byte line size.
- A unified cache that is 256K, is 4 way set associative, and has a 32 byte line size.

# 3.7. Pentium® II Processor, model 3 Output Example

The Pentium II processor, model 3 returns the values shown in Table 9. If the value of AL=1, it is valid to interpret the remainder of the registers according to Table 7. Table 9 also shows the MSB of EAX register is 0. As with the Pentium Pro processor this indicates the upper 8 bits constitute an 8 bit descriptor. The remaining register values in Table 9 shows the Pentium II processor has the following cache characteristics:

- A data TLB that maps 4K pages, is 4 way set associative, and has 64 entries.
- An instruction TLB that maps 4M pages, is fully associative, and has 2 entries.
- An instruction TLB that maps 4K pages, is 4 way set associative, and has 32 entries.
- A data cache that is 16K, is 4 way set associative, and has a 32 byte line size.
- A data TLB that maps 4M pages, is 4 way set associative, and has 8 entries.
- An instruction cache that is 16K, is 4 way set associative, and has a 32 byte line size.
- A unified cache that is 512K, is 4 way set associative, and has a 32 byte line size.

Table 9. Pentium® II Processor, model 3 with 512K L2 Cache, CPUID (EAX=2) Example Return Values

|     | 31  | 23  | 15  | 7 0 |
|-----|-----|-----|-----|-----|
| EAX | 03h | 02h | 01h | 01h |
| EBX | 0   | 0   | 0   | 0   |
| ECX | 0   | 0   | 0   | 0   |
| EDX | 0Ch | 04h | 08h | 43h |



## 4.0. USAGE GUIDELINES

This document presents Intel-recommended featuredetection methods. Software should not try to identify features by exploiting programming tricks, undocumented features, or otherwise deviating from the guidelines presented in this application note.

The following guidelines are intended to help programmers maintain the widest range of compatibility for their software.

- Do not depend on the absence of an invalid opcode trap on the CPUID opcode to detect the CPUID instruction. Do not depend on the absence of an invalid opcode trap on the PUSHFD opcode to detect a 32-bit processor. Test the ID flag, as described in Section 2.0. and shown in Section 5.0.
- Do not assume that a given family or model has any specific feature. For example, do not assume the family value 5 (Pentium® processor) means there is a floating-point unit on-chip. Use the feature flags for this determination
- Do not assume processors with higher family or model numbers have all the features of a processor with a lower family or model number. For example, a processor with a family value of 6 (P6 family processor) may not necessarily have all the features of a processor with a family value of 5.
- Do not assume that the features in the OverDrive® processors are the same as those in the OEM version of the processor. Internal caches and instruction execution might vary.
- Do not use undocumented features of a processor to identify steppings or features. For example, the Intel®386™ processor A-step had bit instructions that were withdrawn with the B-step. Some software attempted to execute these instructions and depended on the invalid-opcode exception as a signal that it was not running on the A-step part. The software failed to work correctly when the Intel®486™ processor used the same opcodes for different instructions. The software should have used the stepping information in the processor signature.
- Test feature flags individually and do not make assumptions about undefined bits. For example, it would be a mistake to test the FPU bit by comparing the feature register to a binary 1 with a compare instruction.

- Do not assume the clock of a given family or model runs at a specific frequency, and do not write processor speed-dependent code, such as timing loops. For instance, an OverDriv® Processor could operate at a higher internal frequency and still report the same family and/or model. Instead, use a combination of the system's timers to measure elapsed time and the TSC (Time Stamp Counter) to measure processor core clocks to allow direct calibration of the processor core.
- Processor model-specific registers may differ among processors, including in various models of the Pentium® processor. Do not use these registers unless identified for the installed processor. This is particularly important for systems upgradeable with an OverDrive® processor. Only use Model Specific registers that are defined in the BIOS writers guide for that processor.
- Do not rely on the result of the CPUID algorithm when executed in virtual 8086 mode.
- Do not assume any ordering of model and/or stepping numbers. They are assigned arbitrarily.

# 5.0. PROPER IDENTIFICATION SEQUENCE

The cpuid3a.asm program example demonstrates the correct use of the CPUID instruction. (See Example 1.) It also shows how to identify earlier processor generations that do not implement the processor signature or CPUID instruction. (See Figure 5.) This program example contains the following two procedures:

- get\_cpu\_type identifies the processor type.
   Figure 5 illustrates the flow of this procedure.
- get\_fpu\_type determines the type of floatingpoint unit (FPU) or math coprocessor (MCP).

This procedure has been tested with 8086, 80286, Intel®386™, Intel486™, Pentium® processor, Pentium processor with MMX™ technology, OverDrive® processors with MMX technology, Pentium II processors, Pentium II processors, Pentium II Xeon™ processors and Intel Celeron™ processors. This program example is written in assembly language and is suitable for inclusion in a run-time library, or as system calls in operating systems.





Figure 5. Flow of Processor get\_cpu\_type Procedure



## 6.0. USAGE PROGRAM EXAMPLES

The cpuid3b.asm or cpuid3.c program examples demonstrate applications that call get\_cpu\_type and get\_fpu\_type procedures and interpret the returned information. This code is shown in Example 2 and Example 3. The results, which are displayed on the monitor, identify the installed processor and features.

The cpuid3b.asm example is written in assembly language and demonstrates an application that displays the returned information in the DOS environment. The cpuid3.c example is written in the C language (see Example 2 and Example 3). Figure 6 presents an overview of the relationship between the three program examples.



Figure 6. Flow of Processor Identification Extraction Procedure

17



### **Example 1. Processor Identification Extraction Procedure**

Filename: cpuid3a.asm Copyright 1993, 1994, 1995, 1996, 1997, 1998 by Intel Corp. This program has been developed by Intel Corporation. Intel has various intellectual property rights which it may assert under certain circumstances, such as if another manufacturer's processor mis-identifies itself as being "GenuineIntel" when the CPUID instruction is executed. Intel specifically disclaims all warranties, express or implied, and all liability, including consequential and other indirect damages, for the use of this program, including liability for infringement of any proprietary rights, and including the warranties of merchantability and fitness for a particular purpose. Intel does not assume any responsibility for any errors which may appear in this program nor any responsibility to update it. This code contains two procedures: \_get\_cpu\_type: Identifies processor type in \_cpu\_type: 0=8086/8088 processor 2=Intel 286 processor 3=Intel386(TM) family processor 4=Intel486(TM) family processor 5=Pentium(R) family processor 6=P6 family of processors \_get\_fpu\_type: Identifies FPU type in \_fpu\_type: 0=FPU not present 1=FPU present 2=287 present (only if \_cpu\_type=3) 3=387 present (only if \_cpu\_type=3) This program has been tested with the Microsoft Developer Studio. This code correctly detects the current Intel 8086/8088, 80286, 80386, 80486, Pentium(R) processor, Pentium(R) Pro processor, Pentium(R) II processor, Pentium II Xeon(TM) processor and Intel Celeron processor in the real-address mode only. NOTE: When using this code with C program cpuid3.c, 32-bit segments are recommended. To assemble this code with TASM, add the JUMPS directive. jumps : Uncomment this line for TASM TITLE cpuid3a comment this line for 32-bit segments DOSSEG

uncomment the following 2 lines for 32-bit segments

18



.386

```
.386
        .model flat
        comment this line for 32-bit segments
        .model small
CPU_IDMACRO
        db
                0fh
                                        ; Hardcoded CPUID instruction
        db
                0a2h
ENDM
        .data
        public
                _cpu_type
        public
                _fpu_type
        public
                _v86_flag
        public
               _cpuid_flag
        public
               _intel_CPU
        public _vendor_id
        public _cpu_signature
        public _features_ecx
        public _features_edx
        public _features_ebx
        public _cache_eax
        public _cache_ebx
        public _cache_ecx
        public _cache_edx
        public _sep_flag
                                db
                                        0
        _cpu_type
                                        0
        _fpu_type
                                db
                                        0
        _v86_flag
                                db
        _cpuid_flag
                                db
                                        0
                                        0
        _intel_CPU
                                db
        _sep_flag
                                db
                                        0
        _vendor_id
                                db
                                         "GenuineIntel"
        intel_id
                                db
        _cpu_signature
                                dd
                                        0
                                        0
        _features_ecx
                                dd
        _features_edx
                                dd
                                        0
                                        0
        _features_ebx
                                dd
        _cache_eax
                                dd
                                        0
                                        0
        _cache_ebx
                                dd
                                        0
        _cache_ecx
                                dd
        _cache_edx
                                dd
                                        0
        fp_status
                                dw
                                        0
        .code
        comment this line for 32-bit segments
        .8086
        uncomment this line for 32-bit segments
```



```
public _get_cpu_type
        _get_cpu_type proc
        This procedure determines the type of processor in a system
        and sets the _cpu_type variable with the appropriate
        value. If the CPUID instruction is available, it is used
        to determine more specific details about the processor.
        All registers are used by this procedure, none are preserved.
        To avoid AC faults, the AM bit in CR0 must not be set.
        Intel 8086 processor check
        Bits 12-15 of the FLAGS register are always set on the
        8086 processor.
        For 32-bit segments comment the following lines down to the nxt
        comment line that says "STOP"
check 8086:
                                                 ; push original FLAGS
        pushf
                                                 ; get original FLAGS
        pop
                ax
        mov
                cx. ax
                                                 ; save original FLAGS
                ax, 0fffh
                                                 ; clear bits 12-15 in FLAGS
        and
                                                 : save new FLAGS value on stack
        push
        popf
                                                 ; replace current FLAGS value
        pushf
                                                 ; get new FLAGS
                                                 ; store new FLAGS in AX
        pop
                ax
                ax. 0f000h
                                                 : if bits 12-15 are set, then
        and
                ax, 0f000h
                                                 ; processor is an 8086/8088
        cmp
                _cpu_type, 0
        mov
                                                 ; turn on 8086/8088 flag
                check_80286
                                                 ; go check for 80286
        jne
                                                 ; double check with push sp
        push
                sp
                dx
                                                 ; if value pushed was different
        pop
        cmp
                dx, sp
                                                 ; means it's really not an 8086
        ine
                end_cpu_type
                                                 ; jump if processor is 8086/8088
                                                 ; indicate unknown processor
        mov
                _cpu_type, 10h
        imp
                end_cpu_type
        Intel 286 processor check
        Bits 12-15 of the FLAGS register are always clear on the
        Intel 286 processor in real-address mode.
        .286
check 80286:
                                                 ; save machine status word
        smsw
        and
                                                 ; isolate PE bit of MSW
                ax. 1
        mov
                _v86_flag, al
                                                 ; save PE bit to indicate V86
        or
                cx, 0f000h
                                                 ; try to set bits 12-15
                                                 ; save new FLAGS value on stack
        push
                cx
                                                 ; replace current FLAGS value
        popf
                                                 ; get new FLAGS
        pushf
        pop
                                                 ; store new FLAGS in AX
```



```
ax, 0f000h
                                                    : if bits 12-15 are clear
        and
        mov
                 _cpu_type, 2
                                                    ; processor=80286, turn on 80286 flag
                                                    ; jump if processor is 80286
        įΖ
                 end_cpu_type
        Intel386 processor check
        The AC bit, bit #18, is a new bit introduced in the EFLAGS
        register on the Intel486 processor to generat alignment
        faults.
        This bit cannot be set on the Intel386 processor.
        .386
        "STOP"
                                                    ; it is safe to use 386 instructions
check_80386:
                                                    ; push original EFLAGS
        pushfd
        pop
                                                    ; get original EFLAGS
                                                    ; save original EFLAGS
        mov
                 ecx. eax
                                                    ; flip AC bit in EFLAGS
        xor
                 eax. 40000h
        push
                                                    ; save new EFLAGS value on stack
        popfd
                                                    ; replace current EFLAGS value
                                                    ; get new EFLAGS
        pushfd
                                                    ; store new EFLAGS in EAX
        pop
                 eax
        xor
                 eax, ecx
                                                    ; can't toggle AC bit, processor=8086
        mov
                 _cpu_type, 3
                                                    ; turn on 80386 processor flag
                                                    ; jump if 80386 processor
        įΖ
                 end_cpu_type
        push
        popfd
                                                    ; restore AC bit in EFLAGS first
        Intel486 processor check
        Checking for ability to set/clear ID flag (Bit 21) in EFLAGS
        which indicates the presence of a processor with the CPUID
        instruction.
        .486
check_80486:
                                                    ; turn on 80486 processor flag
        mov
                 _cpu_type, 4
                                                    ; get original EFLAGS
        mov
                 eax, ecx
                                                    ; flip ID bit in EFLAGS
        xor
                 eax, 200000h
                                                    ; save new EFLAGS valueon stack
        push
                 eax
        popfd
                                                    ; replace current EFLAGS value
        pushfd
                                                    ; get new EFLAGS
        pop
                 eax
                                                    ; store new EFLAGS in EAX
                 eax, ecx
                                                    ; can't toggle ID bit,
        xor
                                                    ; processor=80486
        je
                 end_cpu_type
        Execute CPUID instruction to not determine vendor, family,
        model, stepping and features. For the purpose of this
        code, only the initial set of CPUID information is saved.
        mov
                 _cpuid_flag, 1
                                                    ; flag indicating use of CPUID inst.
                 ebx
        push
                                                    ; save registers
        push
                 esi
                 edi
        push
                                                    ; set up for CPUID instruction
        mov
                 eax, 0
```



```
CPU_ID
                                                    ; get and save vendor ID
                 dword ptr _vendor_id, ebx
        mov
        mov
                 dword ptr _vendor_id[+4], edx
                 dword ptr _vendor_id[+8], ecx
        mov
        cmp
                 dword ptr intel_id, ebx
                 end_cpuid_type
        ine
        cmp
                 dword ptr intel_id[+4], edx
        jne
                 end_cpuid_type
                 dword ptr intel_id[+8], ecx
        cmp
                                                    ; if not equal, not an Intel processor
        ine
                 end_cpuid_type
        mov
                 _intel_CPU, 1
                                                    ; indicate an Intel processor
                 eax, 1
                                                    ; make sure 1 is valid input for CPUID
        cmp
        jl
                 end_cpuid_type
                                                    ; if not, jump to end
                 eax, 1
        mov
        CPU ID
                                                    ; get family/model/stepping/features
        mov
                 _cpu_signature, eax
                 _features_ebx, ebx
        mov
        mov
                 _features_edx, edx
        mov
                 _features_ecx, ecx
        shr
                 eax, 8
                                                    ; isolate family
        and
                 eax, 0fh
        mov
                 _cpu_type, al
                                                    ; set _cpu_type with family
  Execute CPUID instruction to determine the cache descriptor
  information.
  mov eax. 0
                                                    ; set up to check the EAX value
  CPU_ID
                                                    ; Are cache descriptors supported?
  cmp ax, 2
  jl end_cpuid_type
  mov eax, 2
                                                    ; set up to read cache descriptor
  CPU_ID
  cmp al, 1
                                                    ; Is one iteration enough to obtain
                                                    ; cache information?
  jne end_cpuid_type
                                                    ; This code supports one iteration
                                                    ; only.
  mov _cache_eax, eax
                                                    ; store cache information
                                                    ; NOTE: for future processors, CPUID
  mov _cache_ebx, ebx
                                                    ; instruction may need to be run more
  mov _cache_ecx, ecx
  mov _cache_edx, edx
                                                    ; than once to get complete cache
                                                    ; information
end_cpuid_type:
                 edi
                                                    ; restore registers
        pop
                 esi
        pop
        pop
                 ebx
        comment this line for 32-bit segments
        .8086
```



įΖ

end\_fpu\_type

```
end_cpu_type:
        ret
_get_cpu_type
                         endp
public _get_fpu_type
        _get_fpu_type proc
        This procedure determines the type of FPU in a system
        and sets the _fpu_type variable with the appropriate value.
        All registers are used by this procedure, none are preserved.
        Coprocessor check
        The algorithm is to determine whether the loating-point
        status and control words are present. If not, no
        coprocessor exists. If the status and control words can
        be saved, the correct coprocessor is then determined
        depending on the processor type. The Intel386 processor can
        work with either an Intel287 NDP or an Intel387 NDP.
        The infinity of the coprocessor must be checked to determine
        the correct coprocessor type.
        fninit
                                                  ; reset FP status word
        mov
                fp_status, 5a5ah
                                                  : initialize temp word to non-zero
                                                  ; save FP status word
        fnstsw
                fp_status
                ax, fp_status
                                                  : check FP status word
        mov
                al, 0
                                                  ; was correct status written
        cmp
        mov
                _fpu_type, 0
                                                  ; no FPU present
                end_fpu_type
        jne
check_control_word:
                                                  ; save FP control word
        fnstcw fp_status
                                                  ; check FP control word
        mov
                ax, fp_status
        and
                ax, 103fh
                                                  ; selected parts to examine
                                                  ; was control word correct
        cmp
                ax, 3fh
        mov
                _fpu_type, 0
                end_fpu_type
                                                  ; incorrect control word, no FPU
        ine
        mov
                _fpu_type, 1
        80287/80387 check for the Intel386 processor
check_infinity:
        cmp
                _cpu_type, 3
        ine
                end_fpu_type
        fld1
                                                  ; must use default control from FNINIT
        fldz
                                                  ; form infinity
        fdiv
                                                  ; 8087/Intel287 NDP say +inf = -inf
        fld
                                                  ; form negative infinity
                st
        fchs
                                                  ; Intel387 NDP says +inf <> -inf
        fcompp
                                                  ; see if they are the same
                                                  ; look at status from FCOMPP
        fstsw
                fp_status
        mov
                ax, fp_status
        mov
                _fpu_type, 2
                                                  ; store Intel287 NDP for FPU type
        sahf
                                                  ; see if infinities matched
                                                  ; jump if 8087 or Intel287 is present
```



mov \_fpu\_type, 3 ; store Intel387 NDP for FPU type
end\_fpu\_type:
 ret
\_get\_fpu\_type endp
end

#### **Example 2. Processor Identification Procedure in Assembly Language**

Filename: cpuid3b.asm Copyright 1993, 1994, 1995, 1996, 1997, 1998 by Intel Corp.

This program has been developed by Intel Corporation. Intel has various intellectual property rights which it may assert under certain circumstances, such as if another manufacturer's processor mis-identifies itself as being "GenuineIntel" whenthe CPUID instruction is executed.

Intel specifically disclaims all warranties, express or implied, and all liability, including consequential and other indirect damages, for the use of this program, including liability for infringement of any proprietary rights, and including the warranties of merchantability and fitness for a particular purpose. Intel does not assume any responsibility for any errors which may appear in this program nor any responsibility to update it.

This program contains three parts:

Part 1: Identifies processor type in the variable

\_cpu\_type:

Part 2: Identifies FPU type in the variable \_fpu\_type:

Part 3: Prints out the appropriate message. This part is

specific to the DOS environment and uses the DOS

system calls to print out the messages.

This program has been tested with the Microsoft Developer Studio. If

this code is assembled with no options specified and linked with the cpuid3a module, it correctly identifies thœurrent

Intel 8086/8088, 80286, 80386, 80486, Pentium(R), Pentium(R) Pro,

Pentium(R) II processors, Pentium(R) II Xeon processors and

Intel Celeron(TM) processors in the real-address mode.

; NOTE: This code is written using 16-bit Segments

To assemble this code with TASM, add the JUMPS directive.

; jumps ; Uncomment this line for TASM

TITLE cpuid3b

DOSSEG

.model small



```
100h
          .stack
OP_O MACRO
                   66h
                                                ; hardcoded operand override
ENDM
          .data
         extrn
                                                byte
                            _cpu_type:
         extrn
                                                byte
                            _fpu_type:
         extrn
                            _cpuid_flag:
                                                byte
                                                byte
         extrn
                            _intel_CPU:
         extrn
                            _vendor_id:
                                                byte
                                                byte
         extrn
                            _sep_flag:
         extrn
                            _cpu_signature:
                                                dword
                                                dword
         extrn
                            _features_ecx:
                                                dword
         extrn
                             _features_edx:
                            _features_ebx:
                                                dword
         extrn
         extern
                            _cache_eax:
                                                dword
         extern
                            _cache_ebx:
                                                dword
                             _cache_ecx:
                                                dword
         extern
         extern
                            _cache_edx:
                                                dword
         The purpose of this code is to identify the processor and
         coprocessor that is currently in the system. The program
          first determines the pocessor type. Then it determines
          whether a coprocessor exists in the system. If a
         coprocessor or integrated coprocessor exists, the program
         identifies the coprocessor type. The program then prints
         the processor and floating point processors present and type.
          .code
          .8086
start:
                   ax, @data
         mov
                   ds, ax
                                                ; set segment register
         mov
                   es, ax
                                                ; set segment register
         mov
         and
                                                ; align stack to avoid AC fault
                   sp, not 3
         call
                                                ; determine processor type
                   _get_cpu_type
         call
                   _get_fpu_type
         call
                   print
         mov ax, 4c0h
                            21h
extrn
                   _get_cpu_type: proc
```

\_get\_fpu\_type: proc

extrn



| FPU_FLAG<br>VME_FLAG<br>DE_FLAG<br>PSE_FLAG<br>TSC_FLAG<br>MSR_FLAG<br>PAE_FLAG<br>MCE_FLAG<br>CX8_FLAG<br>APIC_FLAG<br>SEP_FLAG |    | equ 0001h equ 0002h equ 0004h equ 0008h equ 0010h equ 0020h equ 0040h equ 0040h equ 0040h equ 0080h equ 0100h equ 0200h equ 0200h   |  |  |
|----------------------------------------------------------------------------------------------------------------------------------|----|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MTRR_FLAG                                                                                                                        |    | equ 1000h                                                                                                                           |  |  |
| PGE_FLAG                                                                                                                         |    | equ 2000h                                                                                                                           |  |  |
| MCA_FLAG                                                                                                                         |    | equ 4000h                                                                                                                           |  |  |
| CMOV_FLAG                                                                                                                        |    | equ 8000h                                                                                                                           |  |  |
| PAT_FLAG                                                                                                                         |    | equ 10000h                                                                                                                          |  |  |
| PSE36_FLAG                                                                                                                       |    | equ 20000h                                                                                                                          |  |  |
| MMX_FLAG                                                                                                                         |    | equ 800000h                                                                                                                         |  |  |
| FXSR_FLAG                                                                                                                        |    | equ 1000000h                                                                                                                        |  |  |
| .data                                                                                                                            |    |                                                                                                                                     |  |  |
| id_msg                                                                                                                           | db | "This system has a\$"                                                                                                               |  |  |
| cp_error                                                                                                                         | db | "n unknown processor\$"                                                                                                             |  |  |
| cp_8086                                                                                                                          | db | "n 8086/8088 processor\$"                                                                                                           |  |  |
| cp_286                                                                                                                           | db | "n 80286 processor\$"                                                                                                               |  |  |
| cp_386                                                                                                                           | db | "n 80386 processor\$"                                                                                                               |  |  |
| CP_500                                                                                                                           | uo | n oosoo processory                                                                                                                  |  |  |
| cp_486                                                                                                                           | db | "n 80486DX, 80486DX2 processor or"                                                                                                  |  |  |
| -r                                                                                                                               | db | " 80487SX math coprocessor\$"                                                                                                       |  |  |
| cp_486sx                                                                                                                         | db | "n 80486SX processor\$"                                                                                                             |  |  |
| 1=                                                                                                                               |    | Ĭ                                                                                                                                   |  |  |
| fp_8087                                                                                                                          | db | " and an 8087 math coprocessor\$"                                                                                                   |  |  |
| fp_287                                                                                                                           | db | " and an 80287 math coprocessor\$"                                                                                                  |  |  |
| fp_387                                                                                                                           | db | " and an 80387 math coprocessor\$"                                                                                                  |  |  |
|                                                                                                                                  |    |                                                                                                                                     |  |  |
| intel486_msg                                                                                                                     | db | " Genuine Intel486(TM) processor\$"                                                                                                 |  |  |
| intel486dx_msg                                                                                                                   | db | " Genuine Intel486(TM) DX processor\$"                                                                                              |  |  |
| intel486sx_msg                                                                                                                   | db | " Genuine Intel486(TM) SX processor\$"                                                                                              |  |  |
| inteldx2_msg                                                                                                                     | db | " Genuine IntelDX2(TM) processor\$"                                                                                                 |  |  |
| intelsx2_msg                                                                                                                     | db | " Genuine IntelSX2(TM) processor\$"                                                                                                 |  |  |
| inteldx4_msg                                                                                                                     | db | " Genuine IntelDX4(TM) processor\$"                                                                                                 |  |  |
| inteldx2wb_msg                                                                                                                   | db | " Genuine Write-Back Enhanced"                                                                                                      |  |  |
|                                                                                                                                  | db | "IntelDX2(TM) processor\$"                                                                                                          |  |  |
| pentium_msg                                                                                                                      | db | "Genuine Intel Pentium(R) processor\$"                                                                                              |  |  |
| pentiumpro_msg                                                                                                                   | db | " Genuine Intel Pentium(R) Pro processor\$"                                                                                         |  |  |
| pentiumiimodel3_msg db<br>pentiumiixeon_m5_msg db<br>processor\$"                                                                |    | " Genuine Intel Pentium(R) II processor, model 3\$" "Genuine Intel Pentium(R) II processor, model 5 or Intel Pentium(R) II Xeon(TM) |  |  |
| pentiumiixeon_msg                                                                                                                | db | "Genuine Intel Pentium(R) II Xeon(TM) processor\$"                                                                                  |  |  |
| celeron_msg                                                                                                                      | db | "Genuine Intel Celeron(TM) processor\$"                                                                                             |  |  |
| unknown_msg                                                                                                                      | db | "n unknown Genuine Intel processor\$"                                                                                               |  |  |
| B                                                                                                                                |    | r                                                                                                                                   |  |  |

<sup>;</sup> The following 16 entries must stay intact as an array



| intel_486_0    | dw | offset inte                                    | el486dy msg                                          |
|----------------|----|------------------------------------------------|------------------------------------------------------|
| intel_486_1    | dw | offset intel486dx_msg<br>offset intel486dx_msg |                                                      |
| intel_486_2    | uw | dw                                             | offset intel486sx_msg                                |
| intel_486_3    |    | dw                                             | offset inteldx2_msg                                  |
|                |    | dw                                             | <u> </u>                                             |
| intel_486_4    |    |                                                | offset intel486_msg                                  |
| intel_486_5    |    | dw                                             | offset intelsx2_msg                                  |
| intel_486_6    |    | dw                                             | offset intel486_msg                                  |
| intel_486_7    |    | dw                                             | offset inteldx2wb_msg                                |
| intel_486_8    |    | dw                                             | offset inteldx4_msg                                  |
| intel_486_9    |    | dw                                             | offset intel486_msg                                  |
| intel_486_a    |    | dw                                             | offset intel486_msg                                  |
| intel_486_b    |    | dw                                             | offset intel486_msg                                  |
| intel_486_c    |    | dw                                             | offset intel486_msg                                  |
| intel_486_d    |    | dw                                             | offset intel486_msg                                  |
| intel_486_e    |    | dw                                             | offset intel486_msg                                  |
| intel_486_f    |    | dw                                             | offset intel486_msg                                  |
| ; end of array |    |                                                |                                                      |
| family_msg     |    | db                                             | 13,10,"Processor Family: \$"                         |
| model_msg      |    | db                                             | 13,10,"Model: \$"                                    |
|                |    | db                                             | 13,10, Widel: \$\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |
| stepping_msg   |    | db                                             |                                                      |
| cr_lf          |    |                                                | 13,10,"\$"                                           |
| turbo_msg      |    | db                                             | 13,10,"The processor is an OverDrive(R)"             |
| 1              |    | db                                             | " processor\$"                                       |
| dp_msg         |    | db                                             | 13,10,"The processor is the upgrade"                 |
|                |    | db                                             | " processor in a dual processor system\$"            |
| fpu_msg        |    | db                                             | 13,10,"The processor contains an on-chip"            |
|                |    | db                                             | " FPU\$"                                             |
| vme_msg        |    | db                                             | 13,10,"The processor supports Virtual"               |
|                |    | db                                             | " Mode Extensions\$"                                 |
| de_msg         |    | db                                             | 13,10,"The processor supports Debugging"             |
|                |    | db                                             | " Extensions\$"                                      |
| pse_msg        |    | db                                             | 13,10,"The processor supports Page Size"             |
|                |    | db                                             | "Extensions\$"                                       |
| tsc_msg        |    | db                                             | 13,10,"The processor supports Time Stamp"            |
| - 0            |    | db                                             | "Counter\$"                                          |
| msr_msg        |    | db                                             | 13,10,"The processor supports Model"                 |
|                |    | db                                             | " Specific Registers\$"                              |
| nae meg        |    | db                                             | 13,10,"The processor supports Physical"              |
| pae_msg        |    | db                                             | "Address Extensions\$"                               |
| mea mea        |    | db                                             | 13,10,"The processor supports Machine"               |
| mce_msg        |    | db                                             |                                                      |
| av0a           |    |                                                | "Check Exceptions\$"                                 |
| cx8_msg        |    | db                                             | 13,10,"The processor supports the"                   |
|                |    | db                                             | " CMPXCHG8B instruction\$"                           |
| apic_msg       |    | db                                             | 13,10,"The processor contains an on-chip"            |
|                |    | db                                             | " APIC\$"                                            |
| sep_msg        |    | db                                             | 13,10,"The processor supports Fast System"           |
|                |    | db                                             | " Call\$"                                            |
| no_sep_msg     |    | db                                             | 13,10,"The processor does not support Fast"          |
|                |    | db                                             | " System Call\$"                                     |
| mtrr_msg       |    | db                                             | 13,10,"The processor supports Memory Type"           |
| -              |    | db                                             | " Range Registers\$"                                 |
| pge_msg        |    | db                                             | 13,10,"The processor supports Page Global"           |
|                |    | db                                             | "Enable\$"                                           |
| mca_msg        |    | db                                             | 13,10,"The processor supports Machine"               |
|                |    | db                                             | "Check Architecture\$"                               |
|                |    |                                                |                                                      |

### **AP-485**



```
db
                                            13,10,"The processor supports Conditional"
cmov_msg
                                 db
                                            " Move Instruction$"
                                 db
                                            13,10,"The processor supports Page Attribute"
pat_msg
                                            " Table$"
                                 db
pse36_msg
                      db
                                 13,10,"The processor supports 36-bit Page"
                                 db
                                            " Size Extension$"
                                 db
                                            13,10,"The processor supports Intel Architecture"
mmx_msg
                                 db
                                            " MMX(TM) Technology$"
                                 db
                                            13,10,"The processor supports Fast floating point"
fxsr_msg
                                 db
                                            "save and restore$"
not intel
                                 db
                                            "t least an 80486 processor."
                                 db
                                            13,10,"It does not contain a Genuine"
                                 db
                                            "Intel part and as a result,"
                                            "the",13,10,"CPUID"
                                 db
                                 db
                                            " detection information cannot be"
                                 db
                                            "determined at this time.$"
ASC_MSG
                      MACRO msg
          LOCAL
                     ascii_done
                                                                  ; local label
                      al. 30h
          add
                      al, 39h
                                                                  : is it 0-9?
          cmp
                      ascii_done
          ile
          add
                      al, 07h
ascii_done:
                      byte ptr msg[20], al
          mov
          mov
                      dx, offset msg
                      ah, 9h
          mov
  int
          21h
ENDM
          .code
          .8086
print
          proc
          This procedure prints the appropriate cpuid string and
          numeric processor presence status. If the CPUID instruction
          was used, this procedure prints out the CPUID info.
          All registers are used by this procedure, none are
          preserved.
          mov
                      dx, offset id_msg
                                                                  ; print initial message
                      ah, 9h
          mov
                      21h
           int
                      _cpuid_flag, 1
                                                                  ; if set to 1, processor
          cmp
                                                                  ; supports CPUID instruction
          je
                      print_cpuid_data
                                                                  ; print detailed CPUID info
print_86:
          cmp
                      _cpu_type, 0
                      print_286
          ine
          mov
                      dx, offset cp_8086
                      ah, 9h
          mov
                      21h
          int
```

cmp

\_fpu\_type, 0



je

end\_print

```
mov
                      dx, offset fp_8087
          mov
                      ah, 9h
          int
                      21h
                      end_print
          jmp
print_286:
           cmp
                      _cpu_type, 2
          jne
                      print_386
           mov
                      dx, offset cp_286
                      ah, 9h
           mov
           int
                      21h
                      _fpu_type, 0
          cmp
          je
                      end_print
print_287:
                      dx, offset fp_287
           mov
           mov
                      ah, 9h
          int
                      21h
                      end_print
          jmp
print_386:
           cmp
                      _cpu_type, 3
          jne
                      print_486
          mov
                      dx, offset cp_386
          mov
                      ah, 9h
          int
                      21h
          cmp
                      _fpu_type, 0
                      end_print
          je
           cmp
                      _fpu_type, 2
          je
                      print_287
                      dx, offset fp_387
          mov
                      ah, 9h
          mov
                      21h
          int
          jmp
                      end_print
print_486:
                      _cpu_type, 4
           cmp
          ine
                      print_unknown
                                                      ; Intel processors will have
          mov
                      dx, offset cp_486sx
                                                      ; CPUID instruction
                      _fpu_type, 0
          cmp
          je
                      print_486sx
          mov
                      dx, offset cp_486
print_486sx:
           mov
                      ah, 9h
           int
                      21h
          jmp
                      end_print
print_unknown:
           mov
                      dx, offset cp_error
          jmp
                      print_486sx
print_cpuid_data:
           .486
           cmp
                      _intel_CPU, 1
                                                                 ; check for genuine Intel
```

#### AP-485



not\_GenuineIntel jne ; processor print\_486\_type: \_cpu\_type, 4 ; if 4, print 80486 processor cmp print\_pentium\_type jne mov ax, word ptr \_cpu\_signature shr ax, 4 and eax. 0fh ; isolate model mov dx, intel\_486\_0[eax\*2] jmp print\_common print\_pentium\_type: ; if 5, print Pentium processor \_cpu\_type, 5 cmp ine print\_pentiumpro\_type dx, offset pentium\_msg mov print\_common jmp print\_pentiumpro\_type: \_cpu\_type, 6 ; if 6 & model 1, print Pentium cmp ; Pro processor ine print\_unknown\_type ax, word ptr \_cpu\_signature mov shr and eax, 0fh ; isolate model cmp eax, 3 jge print\_pentiumiimodel3\_type eax. 1 cmp ine print\_unknown\_type ; incorrect model number = 2mov \_sep\_flag, 0 ; does not support Fast System ; Call mov dx, offset pentiumpro\_msg jmp print\_common print\_pentiumiimodel3\_type: cmp eax, 3 ; if 6 & model 3, print Pentium ; II processor, model 3 jne print\_pentiumiimodel5\_type ax, word ptr \_cpu\_signature mov and al, 0fh ; isolate stepping al. 3 cmp jl no\_sep mov \_sep\_flag, 1 mov dx, offset pentiumiimodel3\_msg jmp print\_common no\_sep: ; stepping does not support mov \_sep\_flag, 0 ; Fast System Call mov dx, offset pentiumiimodel3\_msg jmp print\_common print\_pentiumiimodel5\_type: cmp eax. 5 ; if 6 & model 5, either Pentium ; II processor, model 5, Pentium II ; Xeon processor or Celeron

; processor



jne print\_unknown\_type mov sep flag, 1

\_sep\_flag, 1 ; Pentium II processor, model 5, Pentium II

; Xeon processor and

; Is it no L2

; Is it 1M L2 cache

; Is it 2M L2 cache

; Is it 2M L2 cache

; Is it 2M L2 cache

; & Celeron processor support sep flag

; Is it Pentium II processor, model 5, Pentium II Xeon processor or Celeron processor?

OP\_O

mov ax, word ptr \_cache\_eax

OP\_O rol ax, 8

cmp al, 40h

cmp al, 40h
je print\_celeron\_type

cmp al, 44h

je print\_pentiumiixeon\_type cmp al, 45h

ia print pantiumiiyaan typa

je print\_pentiumiixeon\_type

OP\_O

rol ax, 8 cmp al, 40h

je print\_celeron\_type

cmp al, 44h ; Is it 1M L2 cache

je print\_pentiumiixeon\_type

cmp al, 45h ; Is it 2M L2 cache

je print\_pentiumiixeon\_type

OP\_O

rol ax, 8 cmp al, 40h

je print\_celeron\_type

cmp al, 44h ; Is it 1M L2 cache

je print\_pentiumiixeon\_type cmp al, 45h

je print\_pentiumiixeon\_type

OP\_O

mov bx, word ptr \_cache\_ebx

cmp bl, 40h

je print\_celeron\_type

cmp bl, 44h ; Is it 1M L2 cache

je print\_pentiumiixeon\_type cmp bl, 45h

je print\_pentiumiixeon\_type

OP\_O

rol bx, 8

cmp bl, 40h ; Is it no L2

je print\_celeron\_type

cmp bl, 44h ; Is it 1M L2 cache

je print\_pentiumiixeon\_type

cmp bl, 45h ; Is it 2M L2 cache

je print\_pentiumiixeon\_type

OP\_O rol bx, 8

### **AP-485**



cmp bl, 40h je print\_celeron\_type cmp bl, 44h ; Is it 1M L2 cache je print\_pentiumiixeon\_type cmp bl, 45h ; Is it 2M L2 cache je print\_pentiumiixeon\_type OP O rol bx, 8 cmp bl, 40h je print\_celeron\_type cmp bl, 44h ; Is it 1M L2 cache je print\_pentiumiixeon\_type cmp bl, 45h ; Is it 2M L2 cache je print\_pentiumiixeon\_type OP O mov cx, word ptr \_cache\_ecx cmp cl, 40h je print\_celeron\_type cmp cl, 44h ; Is it 1M L2 cache je print\_pentiumiixeon\_type cmp cl, 45h ; Is it 2M L2 cache je print\_pentiumiixeon\_type OP O rol cx. 8 cmp cl, 40h ; Is it no L2 je print\_celeron\_type cmp cl, 44h ; Is it 1M L2 cache je print\_pentiumiixeon\_type cmp cl, 45h ; Is it 2M L2 cache je print\_pentiumiixeon\_type OP\_O rol cx. 8 cmp cl, 40h je print\_celeron\_type cmp cl, 44h ; Is it 1M L2 cache je print\_pentiumiixeon\_type cmp cl, 45h ; Is it 2M L2 cache je print\_pentiumiixeon\_type OP O rol cx. 8 cmp cl, 40h je print\_celeron\_type ; Is it 1M L2 cache cmp cl, 44h je print\_pentiumiixeon\_type ; Is it 2M L2 cache cmp cl, 45h je print\_pentiumiixeon\_type OP\_O mov dx, word ptr \_cache\_edx

cmp dl, 40h je print\_celeron\_type

; Is it 1M L2 cache



cmp dl, 44h

```
je print_pentiumiixeon_type
  cmp dl, 45h
                                                                ; Is it 2M L2 cache
  je print_pentiumiixeon_type
  OP O
  rol dx, 8
  cmp dl, 40h
                                                                ; Is it no L2
  je print_celeron_type
  cmp dl, 44h
                                                                ; Is it 1M L2 cache
  je print_pentiumiixeon_type
  cmp dl, 45h
                                                                ; Is it 2M L2 cache
  je print_pentiumiixeon_type
  OP_O
  rol dx, 8
  cmp dl, 40h
  je print_celeron_type
  cmp dl, 44h
                                                                : Is it 1M L2 cache
  je print_pentiumiixeon_type
  cmp dl, 45h
                                                                ; Is it 2M L2 cache
  je print_pentiumiixeon_type
  OP O
  rol dx, 8
  cmp dl, 40h
  je print_celeron_type
  cmp dl, 44h
                                                                ; Is it 1M L2 cache
  je print_pentiumiixeon_type
  cmp dl, 45h
                                                                ; Is it 2M L2 cache
  je print_pentiumiixeon_type
  mov dx, offset pentiumiixeon_m5_msg
  jmp print_common
print_celeron_type:
  mov dx, offset celeron_msg
  jmp print_common
print_pentiumiixeon_type:
 mov dx, offset pentiumiixeon_msg
 jmp print_common
print_unknown_type:
                                                                ; if neither, print unknown
          mov
                     dx, offset unknown_msg
print_common:
                     ah, 9h
          mov
          int
                     21h
; print family, model, and stepping
print_family:
                     al, _cpu_type
          mov
          ASC_MSG
                               family_msg
                                                                ; print family msg
```



```
print_model:
                     ax, word ptr _cpu_signature
          mov
          shr
                     ax. 4
          and
                     al, 0fh
          ASC_MSG
                               model_msg
                                                               ; print model msg
print_stepping:
          mov
                     ax, word ptr _cpu_signature
          and
                     al, 0fh
          ASC_MSG
                               stepping_msg
                                                               ; print stepping msg
print_upgrade:
          mov
                     ax, word ptr _cpu_signature
                     ax, 1000h
          test
                                                               ; check for turbo upgrade
                     check_dp
          įΖ
                     dx, offset turbo_msg
          mov
                     ah, 9h
          mov
          int
                     21h
                     print_features
          jmp
check_dp:
          test
                     ax. 2000h
                                                               ; check for dual processor
                     print_features
          jΖ
          mov
                     dx, offset dp_msg
                     ah, 9h
          mov
                     21h
          int
print_features:
          mov
                     ax, word ptr _features_edx
          and
                     ax, FPU FLAG
                                                               ; check for FPU
                     check_VME
          jΖ
                     dx, offset fpu_msg
          mov
          mov
                     ah, 9h
                     21h
          int
check_VME:
                     ax, word ptr _features_edx
          mov
                                                               ; check for VME
          and
                     ax, VME_FLAG
                     check_DE
          įΖ
                     dx, offset vme_msg
          mov
          mov
                     ah, 9h
                     21h
          int
check_DE:
          mov
                     ax, word ptr _features_edx
          and
                     ax, DE_FLAG
                                                               ; check for DE
                     check_PSE
          jΖ
                     dx, offset de_msg
          mov
                     ah, 9h
          mov
                     21h
          int
check_PSE:
          mov
                     ax, word ptr _features_edx
          and
                     ax, PSE_FLAG
                                                               ; check for PSE
                     check_TSC
```

jΖ



mov

dx, offset pse\_msg

mov ah, 9h int 21h check\_TSC: ax, word ptr \_features\_edx mov ; check for TSC ax, TSC\_FLAG and check\_MSR įΖ dx, offset tsc\_msg mov mov ah, 9h 21h int check\_MSR: mov ax, word ptr \_features\_edx ax, MSR\_FLAG ; check for MSR and check\_PAE įΖ dx, offset msr\_msg mov mov ah, 9h int 21h check\_PAE: ax, word ptr \_features\_edx mov : check for PAE and ax, PAE\_FLAG check\_MCE jΖ mov dx, offset pae\_msg mov ah, 9h int 21h check\_MCE: ax, word ptr \_features\_edx mov ax, MCE\_FLAG ; check for MCE and check\_CX8 jΖ dx, offset mce\_msg mov ah, 9h mov 21h int check\_CX8: ax, word ptr \_features\_edx mov and ax, CX8\_FLAG ; check for CMPXCHG8B check\_APIC įΖ dx, offset cx8\_msg mov mov ah, 9h 21h int check\_APIC: mov ax, word ptr \_features\_edx and ax, APIC\_FLAG ; check for APIC jΖ check\_SEP mov dx, offset apic\_msg mov ah, 9h 21h int check\_SEP: cmp \_sep\_flag, 1 jne print\_no\_sep dx, offset sep\_msg mov



ah, 9h mov int 21h jmp check\_MTRR print\_no\_sep: dx, offset no\_sep\_msg mov ah, 9h mov 21h int check\_MTRR: ax, word ptr \_features\_edx mov and ax, MTRR\_FLAG ; check for MTRR jΖ check\_PGE mov dx, offset mtrr\_msg ah, 9h mov 21h int check\_PGE: mov ax, word ptr \_features\_edx and ax, PGE\_FLAG ; check for PGE įΖ check\_MCA dx, offset pge\_msg mov mov ah, 9h int 21h check\_MCA: ax, word ptr \_features\_edx ax, MCA\_FLAG ; check for MCA and check\_CMOV įΖ mov dx, offset mca\_msg ah, 9h mov 21h int check\_CMOV: ax, word ptr \_features\_edx mov and ax, CMOV FLAG ; check for CMOV check\_PAT jΖ mov dx, offset cmov\_msg ah, 9h mov int 21h check\_PAT: eax, dword ptr\_features\_edx mov eax, PAT\_FLAG and check\_PSE36 jΖ mov dx, offset pat\_msg mov ah, 9h 21h int check PSE36: mov eax, dword ptr \_features\_edx and eax, PSE36\_FLAG jz check\_mmx mov dx, offset pse36\_msg mov ah, 9h

int 21h



Check\_MMX:

mov eax, dword ptr \_features\_edx

and eax, MMX\_FLAG

jz check\_fxsr

mov dx, offset mmx\_msg

mov ah, 9h int 21h

check\_FXSR:

mov eax, dword ptr \_features\_edx

and eax, FXSR\_FLAG

jz end\_print

mov dx, offset fxsr\_msg

mov ah, 9h int 21h

jmp end\_print

not\_GenuineIntel:

mov dx, offset not\_intel

mov ah, 9h int 21h

end\_print:

mov dx, offset cr\_lf

mov ah, 9h int 21h

ret print endp

end start

37

; check for MMX technology

; check for FXSR



Example 3. Processor Identification Procedure in the C Language

```
/* Filename: cpuid3.c
/* Copyright 1994, 1995, 1996, 1997, 1998 by Intel Corp.
                                                                             */
/*
                                                                             */
/* This program has been developed by Intel Corporation. Intel has */
                                                                             */
/* various intellectual property rights which it may assert under
/* certain circumstances, such as if another manufacturer's
                                                                             */
                                                                             */
/* processor mis-identifies itself as being "GenuineIntel" when
/* the CPUID instruction is executed.
/*
                                                                             */
/* Intel specifically disclaims all warranties, express or implied,
                                                                             */
                                                                             */
/* and all liability, including consequential and other indirect
/* damages, for the use of this program, including liability for
                                                                             */
                                                                             */
/* infringement of any proprietary rights, and including the
/* warranties of merchantability and fitness for a particular
                                                                             */
/* purpose. Intel does not assume any responsibility for any
/* errors which may appear in this program nor any responsibility
                                                                             */
/* to update it.
/*
                                                                             */
/*
                                                                             */
/* This program contains three parts:
                                                                  */
/* Part 1: Identifies CPU type in the variable _cpu_type:
                                                                             */
                                                                             */
/* Part 2: Identifies FPU type in the variable _fpu_type:
                                                                             */
                                                                             */
/* Part 3: Prints out the appropriate message.
                                                                             */
                                                                             */
/* This program has been tested with the Microsoft Developer Studio.
                                                                             */
/* If this code is compiled with no options specified and linked
/* with the cpuid3a module, it correctly identifies the current
                                                                             */
                                                                             */
/* Intel 8086/8088, 80286, 80386, 80486, Pentium(R), Pentium(R) Pro,
/* Pentium(R) II, Pentium(R) II Xeon and Celeron processors
                                                                             */
/* in the real-address mode.
#define FPU FLAG
                                 0x0001
#define VME FLAG
                                 0x0002
#define DE FLAG
                                 0x0004
#define PSE FLAG
                                 0x0008
#define TSC_FLAG
                                 0x0010
#define MSR_FLAG
                                 0x0020
#define PAE FLAG
                                 0x0040
#define MCE FLAG
                                 0x0080
#define CX8_FLAG
                                 0x0100
#define APIC_FLAG
                                 0x0200
#define SEP_FLAG
                                 0x0800
#define MTRR_FLAG
                                 0x1000
                                 0x2000
#define PGE_FLAG
#define MCA FLAG
                                 0x4000
#define CMOV_FLAG
                                 0x8000
#define PAT_FLAG
                                 0x10000
#define PSE36_FLAG0x20000
#define MMX_FLAG
                                 0x800000
```

0x1000000

#define FXSR\_FLAG
extern char cpu\_type;



```
extern char fpu_type;
extern char cpuid_flag;
extern char intel_CPU;
extern char vendor_id[12];
extern long cpu_signature;
extern long features_ecx;
extern long features_edx;
extern long features_ebx;
extern long cache_eax;
extern long cache_ebx;
extern long cache_ecx;
extern long cache_edx;
long cache_temp;
long celeron_flag;
long pentiumiixeon_flag;
main() {
  get_cpu_type();
  get_fpu_type();
  print();
}
print() {
  printf("This system has a");
  if (cpuid_flag == 0) {
           switch (cpu_type) {
           case 0:
             printf("n 8086/8088 processor");
             if (fpu_type) printf(" and an 8087 math coprocessor");
             break;
           case 2:
             printf("n 80286 processor");
             if (fpu_type) printf(" and an 80287 math coprocessor");
             break;
           case 3:
             printf("n 80386 processor");
             if (fpu_type == 2)
                      printf(" and an 80287 math coprocessor");
             else if (fpu_type)
                      printf(" and an 80387 math coprocessor");
             break;
           case 4:
             if (fpu_type) printf("n 80486DX, 80486DX2 processor or \
80487SX math coprocessor");
             else printf("n 80486SX processor");
             break:
           default:
             printf("n unknown processor");
  } else {
           /* using cpuid instruction */
           if (intel_CPU) {
             if (cpu\_type == 4) {
                      switch ((cpu_signature>>4)&0xf) {
                      case 0:
```



```
case 1:
             printf(" Genuine Intel486(TM) DX processor");
             break;
           case 2:
             printf(" Genuine Intel486(TM) SX processor");
             break;
           case 3:
             printf(" Genuine IntelDX2(TM) processor");
             break:
           case 4:
             printf(" Genuine Intel486(TM) processor");
             break;
           case 5:
             printf(" Genuine IntelSX2(TM) processor");
             break:
           case 7:
             printf(" Genuine Write-Back Enhanced \
                      IntelDX2(TM) processor");
             break;
           case 8:
             printf(" Genuine IntelDX4(TM) processor");
             break:
           default:
             printf(" Genuine Intel486(TM) processor");
  } else if (cpu_type == 5)
           printf(" Genuine Intel Pentium(R) processor");
           else if ((cpu_type == 6) && (((cpu_signature >> 4) & 0xf) == 1))
           printf(" Genuine IntelPentium(R) Pro processor");
           else if ((cpu_type == 6) && (((cpu_signature >> 4) & 0xf) == 3))
           printf(" Genuine Intel Pentium(R) II processor, model 3");
else if ((cpu_type == 6) && (((cpu_signature >> 4) & 0xf) == 5))
                     celeron_flag = 0;
                      pentiumiixeon flag = 0;
                      cache_temp = cache_eax & 0xFF000000;
                      if (cache_temp == 0x40000000)
                                celeron_flag = 1;
                      if (cache_temp == 0x44000000)
                                pentiumiixeon_flag = 1;
                      if (cache_temp == 0x45000000)
                                pentiumiixeon_flag = 1;
                      cache_temp = cache_eax & 0xFF0000;
                      if (cache_temp == 0x400000)
                                celeron_flag = 1;
                      if (cache_temp == 0x440000)
                                pentiumiixeon_flag = 1;
                      if (cache_temp == 0x450000)
                                pentiumiixeon_flag = 1;
                      cache temp = cache eax & 0xFF00;
                      if (cache\_temp == 0x4000)
                                celeron_flag = 1;
                      if (cache\_temp == 0x4400)
                                pentiumiixeon flag = 1;
                      if (cache_temp == 0x4500)
                                pentiumiixeon_flag = 1;
```



```
cache_temp = cache_ebx & 0xFF000000;
if (cache_temp == 0x40000000)
          celeron_flag = 1;
if (cache_temp == 0x44000000)
          pentiumiixeon_flag = 1;
if (cache_temp == 0x45000000)
          pentiumiixeon_flag = 1;
cache_temp = cache_ebx & 0xFF0000;
if (cache_temp == 0x400000)
          celeron_flag = 1;
if (cache_temp == 0x440000)
          pentiumiixeon_flag = 1;
if (cache_temp == 0x450000)
          pentiumiixeon_flag = 1;
cache\_temp = cache\_ebx \& 0xFF00;
if (cache_temp == 0x4000)
          celeron_flag = 1;
if (cache_temp == 0x4400)
          pentiumiixeon_flag = 1;
if (cache_temp == 0x4500)
          pentiumiixeon_flag = 1;
cache_temp = cache_ebx & 0xFF;
if (cache_temp == 0x40)
          celeron_flag = 1;
if (cache_temp == 0x44)
          pentiumiixeon_flag = 1;
if (cache_temp == 0x45)
          pentiumiixeon_flag = 1;
cache temp = cache ecx & 0xFF000000;
if (cache_temp == 0x40000000)
          celeron_flag = 1;
if (cache_temp == 0x44000000)
          pentiumiixeon_flag = 1;
if (cache_temp == 0x45000000)
          pentiumiixeon_flag = 1;
cache_temp = cache_ecx & 0xFF0000;
if (cache_temp == 0x400000)
          celeron_flag = 1;
if (cache_temp == 0x440000)
          pentiumiixeon_flag = 1;
if (cache_temp == 0x450000)
          pentiumiixeon_flag = 1;
cache_temp = cache_ecx & 0xFF00;
if (cache_temp == 0x4000)
          celeron_flag = 1;
if (cache_temp == 0x4400)
          pentiumiixeon_flag = 1;
if (cache_temp == 0x4500)
          pentiumiixeon_flag = 1;
cache_temp = cache_ecx & 0xFF;
if (cache_temp == 0x40)
          celeron_flag = 1;
if (cache\_temp == 0x44)
          pentiumiixeon_flag = 1;
if (cache_temp == 0x45)
          pentiumiixeon_flag = 1;
```



```
cache_temp = cache_edx & 0xFF000000;
                                if (cache_temp == 0x40000000)
                                           celeron_flag = 1;
                                if (cache_temp == 0x44000000)
                                           pentiumiixeon_flag = 1;
                                if (cache_temp == 0x45000000)
                                           pentiumiixeon_flag = 1;
                                cache_temp = cache_edx & 0xFF0000;
                                if (cache_temp == 0x400000)
                                           celeron_flag = 1;
                                if (cache_temp == 0x440000)
                                           pentiumiixeon_flag = 1;
                                if (cache_temp == 0x450000)
                                           pentiumiixeon_flag = 1;
                                cache_temp = cache_edx & 0xFF00;
                                if (cache_temp == 0x4000)
                                           celeron_flag = 1;
                                if (cache_temp == 0x4400)
                                           pentiumiixeon_flag = 1;
                                if (cache\_temp == 0x4500)
                                           pentiumiixeon_flag = 1;
                                cache_temp = cache_edx & 0xFF;
                                if (cache\_temp == 0x40)
                                           celeron_flag = 1;
                                if (cache\_temp == 0x44)
                                           pentiumiixeon_flag = 1;
                                if (cache\_temp == 0x45)
                                           pentiumiixeon flag = 1;
                                if (celeron flag == 1)
                                           printf(" Genuine Intel Celeron(TM) processor");
                                else
                                           if (pentiumiixeon_flag == 1)
                                           printf(" Genuine Intel Pentium(R) II Xeon(TM) processor");
                                           printf(" Genuine Intel Pentium(R) II processor, model 5 or Genuine Intel
                                           Pentium(R) II Xeon(TM) processor");
                                           }
                                }
             else
                     printf("n unknown Genuine Intel processor");
             printf("\nProcessor Family: %X", cpu_type);
             printf("\nModel:
                                    %X", (cpu_signature>>4)&0xf);
             printf("\nStepping:
                                    %X\n", cpu_signature&0xf);
             if (cpu_signature & 0x1000)
                     printf("\nThe processor is an OverDrive(R) \
             else if (cpu_signature & 0x2000)
                     printf("\nThe processor is the upgrade processor \
in a dual processor system");
             if (features_edx & FPU_FLAG)
                     printf("\nThe processor contains an on-chip FPU");
             if (features_edx & VME_FLAG)
```

processor");



```
printf("\nThe processor supports Virtual Mode \
Extensions"):
                     if (features_edx & DE_FLAG)
                     printf("\nThe processor supports the Debugging\
Extensions");
             if (features_edx & PSE_FLAG)
                     printf("\nThe processor supports Page Size \
Extensions");
             if (features_edx & TSC_FLAG)
                     printf("\nThe processor supports Time Stamp \
Counter");
             if (features_edx & MSR_FLAG)
                     printf("\nThe processor supports Model Specific \
Registers");
             if (features_edx & PAE_FLAG)
                     printf("\nThe processor supports Physical Address \
Extension");
             if (features_edx & MCE_FLAG)
                     printf("\nThe processor supports Machine Check \
Exceptions");
             if (features_edx & CX8_FLAG)
                     printf("\nThe processor supports the CMPXCHG8B \
instruction");
             if (features_edx & APIC_FLAG)
                     printf("\nThe processor contains an on-chip APIC");
     if (features_edx & SEP_FLAG) {
              if ((cpu\_type == 6) \&\& (((cpu\_signature >> 4) \&0xf) < 3)
         && ((cpu_signature & 0xf) < 3))
           printf("\nThe processor does not support the Fast \
System Call");
                       else
                                printf("\nThe processor supports the Fast System \
Call");
             if (features edx & MTRR FLAG)
                     printf("\nThe processor supports the Memory Type \
Range Registers");
             if (features_edx & PGE_FLAG)
                     printf("\nThe processor supports Page Global Enable");
             if (features_edx & MCA_FLAG)
                printf("\nThe processor supports the Machine Check \
Architecture");
             if (features_edx & CMOV_FLAG)
                     printf("\nThe processor supports the Conditional \
Move Instruction");
             if (features_edx & PAT_FLAG)
                     printf("\nThe processor supports the Page \
Attribute Table");
                     if (features_edx & PSE36_FLAG)
                     printf("\nThe processor supports 36-bit Page \
Size Extension");
             if (features_edx & MMX_FLAG)
                     printf("\nThe processor supports Intel Architecture \
MMX technology");
             if (features_edx & FXSR_FLAG)
                     printf("\nThe processor supports the Fast floating \
```



## intel.

## UNITED STATES, Intel Corporation 2200 Mission College Blvd., P.O. Box 58119, Santa Clara, CA 95052-8119 Tel: +1 408 765-8080

JAPAN, Intel Japan K.K. 5-6 Tokodai, Tsukuba-shi, Ibaraki-ken 300-26 Tel: + 81-29847-8522

> FRANCE, Intel Corporation S.A.R.L. 1, Quai de Grenelle, 75015 Paris Tel: +33 1-45717171

UNITED KINGDOM, Intel Corporation (U.K.) Ltd. Pipers Way, Swindon, Wiltshire, England SN3 1RJ Tel: +44 1-793-641440

GERMANY, Intel GmbH Dornacher Strasse 1 85622 Feldkirchen/ Muenchen Tel: +49 89/99143-0

HONG KONG, Intel Semiconductor Ltd.
32/F Two Pacific Place, 88 Queensway, Central
Tel: +852 2844-4555

CANADA, Intel Semiconductor of Canada, Ltd. 190 Attwell Drive, Suite 500 Rexdale, Ontario M9W 6H8 Tel: +416 675-2438