



# M8257 PROGRAMMABLE DMA CONTROLLER

Military

- Military Temperature Range: -55°C to + 125°C (T<sub>CASE</sub>)
- 4-Channel DMA Controller
- Priority DMA Request Logic
- Channel Inhibit Logic

- Terminal Count and Modulo 128
  Outputs
- **Single TTL Clock**
- Single +5V Supply
- Auto Load Mode

The Intel M8257 is a 4-channel direct memory access (DMA) controller. It is specifically designed to simplify the transfer of data at high speeds for the Intel microcomputer systems. Its primary function is to generate, upon a peripheral request, a sequential memory address which will allow the peripheral to read or write data directly to or from memory. Acquisition of the system bus is accomplished via the CPU's hold function. The M8257 has priority logic that resolves the peripherals requests and issues a composite hold request to the CPU. It maintains the DMA cycle count for each channel and outputs a control signal to notify the peripheral that the programmed number of DMA cycles is complete. Other output control signals simplify sectored data transfers. The M8257 represents a significant savings in component count for DMA-based microcomputer systems and greatly simplifies the transfer of data at high speed between peripherals and memories.



Figure 2. Pin Configuration



### **ABSOLUTE MAXIMUM RATINGS\***

 NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

#### **OPERATING CONDITIONS**

| Symbol          | Parameter                     | Min  | Max   | Units |
|-----------------|-------------------------------|------|-------|-------|
| T <sub>C</sub>  | Case Temperature (Instant On) | -55  | + 125 | °C    |
| V <sub>CC</sub> | Digital Supply Voltage        | 4.50 | 5.50  | ٧     |

#### D.C. CHARACTERISTICS (Over Specified Operating Conditions)

| Symbol           | Parameter                     | Min  | Max                   | Unit | Comments                                                                       |
|------------------|-------------------------------|------|-----------------------|------|--------------------------------------------------------------------------------|
| V <sub>IL</sub>  | Input Low Voltage             | -0.5 | 0.8                   | V    |                                                                                |
| V <sub>IH</sub>  | Input High Voltage            | 2.2  | V <sub>CC</sub> + 0.5 | V    |                                                                                |
| V <sub>OL</sub>  | Output Low Voltage            |      | 0.45                  | V    | I <sub>OL</sub> = 1.6 mA                                                       |
| V <sub>OH</sub>  | Output High Voltage           | 2.4  | V <sub>CC</sub>       | ٧    | $I_{OH} = -150 \mu A$ for AB,<br>DB and AEN<br>$I_{OH} = -80 \mu A$ for Others |
| V <sub>HH</sub>  | HRQ Output High Voltage       | 3.3  | V <sub>CC</sub>       | V    | $I_{OH} = -80 \mu\text{A}$                                                     |
| Icc              | V <sub>CC</sub> Current Drain |      | 150                   | mA   |                                                                                |
| I <sub>IL</sub>  | Input Leakage                 |      | ± 10                  | μΑ   | $V_{SS} \leq V_{IN} \leq V_{CC}$                                               |
| l <sub>OFL</sub> | Output Leakage During Float   |      | ± 10                  | μΑ   | V <sub>SS</sub> + 0.45<br>≤ V <sub>OUT</sub> ≤ V <sub>CC</sub>                 |

## **CAPACITANCE** $T_C = 25^{\circ}C$ , $V_{CC} = GND = 0V$

| Symbol           | Parameter         | Min | Тур | Max | Unit | Comments                           |
|------------------|-------------------|-----|-----|-----|------|------------------------------------|
| C <sub>IN</sub>  | Input Capacitance |     |     | 10  | pF   | fc = 1 MHz                         |
| C <sub>I/O</sub> | I/O Capacitance   |     |     | 20  | pF   | Unmeasured Pins<br>Returned to GND |

## A.C. CHARACTERISTICS-DMA (MASTER) MODE

(Over Specified Operating Conditions)

#### TIMING REQUIREMENTS

| Symbol          | Parameter                                | Min   | Max                 | Unit |
|-----------------|------------------------------------------|-------|---------------------|------|
| T <sub>CY</sub> | Cycle Time (Period)                      | 0.320 | 4                   | μs   |
| Τ <sub>θ</sub>  | Clock Active (High)                      | 120   | 0.8 T <sub>CY</sub> | ns   |
| T <sub>QS</sub> | DRQ ↑ Setup to θ ↓ (S1, S4)              | 120   |                     | ns   |
| T <sub>QH</sub> | DRQ ↓ Hold from HLDA ↑ (4)               | 0     |                     | ns   |
| T <sub>HS</sub> | HLDA ↑ or ↓ Setup to $\theta$ ↓ (S1, S4) | 100   |                     | ns   |
| T <sub>RS</sub> | READY Setup Time to θ ↑ (S3, Sw)         | 30    |                     | ns   |
| TRH             | READY Hold Time from θ ↑ (S3, Sw)        | 30    |                     | ns   |



## A.C. CHARACTERISTICS-DMA (MASTER) MODE

(Over Specified Operating Conditions)

#### TIMING RESPONSES

| Symbol            | Parameter                                                                                                                                                                                                                             | Min                         | Max | Unit |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|------|
| T <sub>DQ</sub>   | HRQ↑ or ↓ Delay from θ↑ (SI, S4)<br>(Measured at 2.0V) <sup>(1)</sup>                                                                                                                                                                 |                             | 180 | ns   |
| T <sub>DQ1</sub>  | HRQ $\uparrow$ or $\downarrow$ Delay from $\theta \uparrow$ (SI, S4)<br>(Measured at 3.3V) <sup>(3)</sup>                                                                                                                             | ·                           | 270 | ns   |
| TAEL              | AEN $\uparrow$ Delay from $\theta \downarrow$ (S1)(1)                                                                                                                                                                                 |                             | 300 | ns   |
| T <sub>AET</sub>  | AEN ↓ Delay from θ ↑ (SI)(1)                                                                                                                                                                                                          |                             | 200 | ns   |
| TAEA              | Adr(AB)(Active) Delay from AEN ↑ (S1)(4)                                                                                                                                                                                              | 20                          |     | ns   |
| TFAAB             | Adr(AB)(Active) Delay from $\theta \uparrow (S1)^{(2)}$                                                                                                                                                                               |                             | 270 | ns   |
| TAFAB             | Adr(AB)(Float) Delay from θ ↑ (SI)(2)                                                                                                                                                                                                 |                             | 200 | ns   |
| TASM              | Adr(AB)(Stable) Delay from θ ↑ (S1)(2)                                                                                                                                                                                                |                             | 250 | ns   |
| T <sub>AH</sub>   | Adr(AB)(Stable) Hold from θ ↑ (S1)(2)                                                                                                                                                                                                 | T <sub>ASM</sub> - 50       |     | ns   |
| T <sub>AHR</sub>  | Adr(AB)(Valid) Hold from Rd ↑ (S1, SI)(4)                                                                                                                                                                                             | 60                          |     | ns   |
| T <sub>AHW</sub>  | Adr(AB)(Valid) Hold from Wr ↑ (S1, SI)(4)                                                                                                                                                                                             | 300                         |     | ns   |
| T <sub>FADB</sub> | Adr(DB)(Active) Delay from θ ↑ (S1)(2)                                                                                                                                                                                                |                             | 300 | ns   |
| T <sub>AFDB</sub> | Adr(DB)(Float) Delay from $\theta \uparrow (S2)^{(2)}$                                                                                                                                                                                | T <sub>STT</sub> + 20       | 250 | ns   |
| TASS              | *Adr(DB) Setup to AdrStb ↓ (S1-S2)(4)                                                                                                                                                                                                 | 100                         |     | ns   |
| TAHS              | Adr(DB)(Valid) Hold from AdrStb ↓ (S2)(4)                                                                                                                                                                                             | 50                          |     | ns   |
| T <sub>STL</sub>  | AdrStb↑ Delay from θ↑ (S1)(1)                                                                                                                                                                                                         |                             | 200 | ns   |
| TSTT              | AdrStb ↓ Delay from θ ↑ (S2) <sup>(1)</sup>                                                                                                                                                                                           |                             | 160 | ns   |
| T <sub>SW</sub>   | AdrStb Width (S1-S2)(4)                                                                                                                                                                                                               | T <sub>CY</sub> - 100       |     | ns   |
| TASC              | Rd ↓ or Wr(Ext) ↓ Delay from AdrStb ↓ (S2) <sup>(4)</sup>                                                                                                                                                                             | 70                          |     | ns   |
| T <sub>DBC</sub>  | Rd ↓ or Wr(Ext) ↓ Delay from Adr(DB)<br>(Float)(S2) <sup>(4)</sup>                                                                                                                                                                    | 20                          |     | ns   |
| T <sub>AK</sub>   | DACK $\uparrow$ or $\downarrow$ Delay from $\theta \downarrow$ (S2, S1) and TC/Mark $\uparrow$ Delay from $\theta \uparrow$ (S3) and TC/Mark $\downarrow$ Delay from $\theta \uparrow$ (S4)(1)(5)                                     |                             | 270 | ns   |
| T <sub>DCL</sub>  | $\overline{Rd}$ $\downarrow$ or $\overline{Wr}(Ext)$ $\downarrow$ Delay from $\theta$ $\uparrow$ (S2) and $\overline{Wr}$ $\downarrow$ Delay from $\theta$ $\uparrow$ (S3)(2)(6)                                                      |                             | 250 | ns   |
| T <sub>DCT</sub>  | $\overline{\mathrm{Rd}} \uparrow \mathrm{Delay}  \mathrm{from} \theta \downarrow (\mathrm{S1}, \mathrm{SI})  \mathrm{and}$<br>$\overline{\mathrm{Wr}} \uparrow \mathrm{Delay}  \mathrm{from}  \theta \uparrow (\mathrm{S4})^{(2)(7)}$ |                             | 200 | ns   |
| TFAC              | $\overline{Rd}$ or $\overline{Wr}(Active)$ from $\theta \uparrow (S1)^{(2)}$                                                                                                                                                          |                             | 300 | ns   |
| T <sub>AFC</sub>  | Rd or Wr(Float) from θ ↑ (SI)(2)                                                                                                                                                                                                      |                             | 170 | ns   |
| TRWM              | Rd Width (S2-S1 or SI)(4)                                                                                                                                                                                                             | $2T_{CY} + T_{\theta} - 50$ |     | ns   |
| T <sub>WWM</sub>  | Wr Width (S3-S4)(4)                                                                                                                                                                                                                   | T <sub>CY</sub> - 50        |     | ns   |
| TwwmE             | Wr(Ext) Width (S2-S4)(4)                                                                                                                                                                                                              | 2T <sub>CY - 50</sub>       |     | ns   |

#### NOTES:

<sup>1.</sup> Load = 1 TTL.

<sup>2.</sup> Load = 1 TTL + 50 pF.

<sup>3.</sup> Load = 1 TTL + ( $R_L = 3.3K$ ),  $V_{OH} = 3.3V$ .

<sup>5.</sup>  $\Delta T_{\mbox{\scriptsize AK}}$  < 50 ns.

<sup>6.</sup>  $\Delta T_{DGL}$  < 50 ns. 7.  $\Delta T_{DCT}$  < 50 ns.



## A.C. CHARACTERISTICS—PERIPHERAL (SLAVE) MODE

(Over Specified Operating Conditions)

#### **M8080A BUS PARAMETERS**

#### READ CYCLE

| Symbol          | Parameter                 | Min | Max | Unit | Comments |
|-----------------|---------------------------|-----|-----|------|----------|
| TAR             | Adr or CS ↓ Setup to RD ↓ | 0   |     | ns   |          |
| T <sub>RA</sub> | Adr or CS↑ Hold from RD↑  | 0   |     | ns   |          |
| T <sub>RD</sub> | Data Access from RD ↓     | 0   | 300 | ns   | (Note 2) |
| T <sub>DF</sub> | DB → Float Delay from RD↑ | 20  | 150 | ns   |          |
| T <sub>RR</sub> | RD Width                  | 250 |     | ns   |          |

#### **WRITE CYCLE**

| Symbol          | Parameter          | Min | Max | Unit | Comments |
|-----------------|--------------------|-----|-----|------|----------|
| T <sub>AW</sub> | Adr Setup to WR ↓  | 20  |     | ns   | -        |
| T <sub>WA</sub> | Adr Hold from WR↑  | 35  |     | ns   |          |
| T <sub>DW</sub> | Data Setup to WR↑  | 200 |     | ns   |          |
| T <sub>WD</sub> | Data Hold from WR↑ | 10  |     | ns   |          |
| Tww             | WR Width           | 175 |     | ns   |          |

#### OTHER TIMING

| Symbol            | Parameter                                          | Min | Max | Unit | Comments |
|-------------------|----------------------------------------------------|-----|-----|------|----------|
| T <sub>RSTW</sub> | Reset Pulse Width                                  | 300 |     | ns   |          |
| T <sub>RSTD</sub> | Power Supply ↑ (V <sub>CC</sub> ) Setup to Reset ↓ | 500 |     | μs   |          |
| T <sub>r</sub>    | Signal Rise Time                                   |     | 20  | ns   |          |
| T <sub>f</sub>    | Signal Fall Time                                   |     | 20  | ns   |          |
| T <sub>RSTS</sub> | Reset to First I/OWR                               | 2   |     | tcy  |          |

#### NOTES:

1. All timing measurements are made at the following reference voltages unless specified otherwise: Input "1" at 2.0V, "0" at 0.8V.

Output "1" at 2.0V, "0" at 0.8V.

2. M8257:  $C_L = 100 pF$ .

#### TRACKING PARAMETERS

Signals labeled as Tracking Parameters (footnotes 4–7 under A.C. Specifications) are signals that follow similar paths through the silicon die. The propagation speed of these signals varies in the manufacturing process but the relationship between all these parameters is constant. The variation is less than or equal to 50 ns.

Suppose the following timing equation is being evaluated,

$$T_{A(MIN)} + T_{B(MAX)} \le 150 \text{ ns}$$

and only minimum specifications exist for  $T_A$  and  $T_B$ . If  $T_{A(MIN)}$  is used, and if  $T_A$  and  $T_B$  are tracking parameters,  $T_{B(MAX)}$  can be taken as  $T_{B(MIN)} + 50$  ns.

 $T_{A(MIN)} + (T_{B(MIN)}^* + 50 \text{ ns}) \le 150 \text{ ns}$ 



## A.C. TESTING INPUT, OUTPUT WAVEFORM



## A.C. TESTING LOAD CIRCUIT



## **WAVEFORMS**

#### **NOT READY SEQUENCE**



#### **CONTROL OVERRIDE**



17

## WAVEFORMS-DMA MODE

## CONSECUTIVE CYCLES AND BURST MODE SEQUENCE



The clock waveform is duplicated for clarity. The M8257 requires only one clock input.



## WAVEFORMS-PERIPHERAL MODE



