

**Course-EEE 273 Instructor: Dr.Behnam Arad Parametrized** FIFO team10 Spring-2019
Date of Submission: 5/01/2019

**Student's Name:** 

Karthik M Shekarappa Mittai Sreelekha

## **TABLE OF CONTENTS**

| S-No | Topics                                               | Page-No |
|------|------------------------------------------------------|---------|
| 1    | Status Report                                        |         |
| 2    | Block Diagram                                        |         |
|      | Block diagram of DUT                                 | 1       |
|      | Block diagram of Fixture                             | 2       |
| 3    | Write FSM                                            | 3       |
| 4    | Read FSM                                             | 4       |
| 5    | Source Code                                          |         |
|      | • Memory                                             | 5       |
|      | Write Logic                                          | 6-8     |
|      | Read Logic                                           | 9-11    |
|      | <ul><li>Write to Read</li><li>Synchronizer</li></ul> | 12      |
|      | Read to Write     Synchronizer                       | 13      |
|      | Top Module                                           | 14      |
| 6    | Test Fixture                                         | 15-17   |
| 7    | FIFO Verification Model                              | 18-19   |
| 8    | Simulation Results                                   | 20-38   |
| 9    | Synthesis                                            |         |
|      | Synthesis Script                                     | 39      |

|    | FIFO Schematic                                     | 40    |
|----|----------------------------------------------------|-------|
|    | Simulation Waveforms                               | 41    |
|    | • Synthesis Reports trial-3,trial-1,trial-2        | 42-52 |
| 10 | Code Coverage                                      | 53    |
| 11 | Experimented DUT Using ONE HOT Code                | 54-59 |
|    | <ul><li>Improvised<br/>Synthesis reports</li></ul> | 60-62 |

#### CSc/EEE 273 Term Project Status Report Team 10.

| Names                   | Signatures | Overall Grade |
|-------------------------|------------|---------------|
| 1 Karthik Mallappahalli |            |               |
| Shekarappa              |            |               |
| 2 Sreelekha Mittai      |            |               |
| 3                       |            |               |

Provide the required information as accurately as possible based on the status of your FIFO submitted on the due date. The completed form must appear after Table of Contents (TOC) in your report.

#### I. Project Report / Demo

/ 200 points

**Table 1:** (To be filled by the instructor)

| Item in the report                                            | Issues | points |
|---------------------------------------------------------------|--------|--------|
| Cover sheet                                                   |        |        |
| TOC                                                           |        |        |
| Project Status Report                                         |        |        |
| Block diagrams for the DUT and Testbench                      |        |        |
| FSM diagrams                                                  |        |        |
| Source code                                                   |        |        |
| Test bench  • DUT instant                                     |        |        |
| <ul><li>Model</li></ul>                                       |        |        |
| Automated validation                                          |        |        |
| • Simulation results (submitted as part of the softcopy only) |        |        |
| Synthesis                                                     |        |        |
| 1. Script                                                     |        |        |
| 2. Synthesis report                                           |        |        |
| 3. check_design report                                        |        |        |
| Tabulated area and timing results                             |        |        |
| Synthesis reports                                             |        |        |
| Code Coverage results                                         |        |        |

| VALIDITY OF RESULTS IN THE REPORT |  |
|-----------------------------------|--|

#### **II.Design and Modeling Phase:**

/550 points

**Table 2. Source code**: Comment on the functionality of the source code you developed for each component of the FIFO as accurately as possible. The comments you provide here must be based on your simulation results. Add more rows as needed. (300 points)

| Component     | Name of the<br>person who<br>modeled and<br>validated the<br>component | Is this component fully functional? | State any functional issue |
|---------------|------------------------------------------------------------------------|-------------------------------------|----------------------------|
| memory.v      | Sreelekha<br>Mittai                                                    | Yes                                 |                            |
| Read_logic.v  | Sreelekha<br>Mittai                                                    | Yes                                 |                            |
| Write_logic.v | Karthik MS                                                             | Yes                                 |                            |
| Syncrd2wr.v   | Karthik MS                                                             | Yes                                 |                            |
| Syncwr2rd.v   | Karthik MS                                                             | Yes                                 |                            |
| Fifo.v        | Sreelekha<br>Mittai                                                    | Yes                                 |                            |

**Table 3 Top-level Design.** Comment on the functionality of the FIFO you developed (The functionality of the top-level design). 250 points

| State functional issues in DUT           |  |
|------------------------------------------|--|
| State functional issues in the testbench |  |

**Table 4. Code Coverage:** Fill the following table based on the coverage reports vcs generated for your FIFO design for applicable options.

| Coverage<br>Type | Percentage | Comments if any |
|------------------|------------|-----------------|
| Line             | 96.60      |                 |
| Toggle           | 97.68      |                 |

| Conditional | 100 |  |
|-------------|-----|--|
| FSM         | 100 |  |

#### III. Synthesis: 25 % 250 points

**Table 5.** Fill out the following table based on your best synthesis trials: timing & area. In each case, state the sign of the timing and area parameters as provided by the Design Compiler tool. The first row is a summary your results based on given clock rates. You should use the following constrains in all synthesis attempts using high synthesis effort:

| Max input/output delay based on clk_in  | 0.4ns  |
|-----------------------------------------|--------|
| Min input/output delay based on clk_in  | 0.2 ns |
| Max input/output delay based on clk_out | 0.4ns  |
| Min input/output delay based on clk_out | 0.2ns  |

You must provide synthesis results based on the clock frequencies listed for Trails 1 and 2 listed below. You can list successful synthesis attempts at other frequencies under Trials 3 and 4. These attempts should be based on enhancements to RTL code to improve synthesis results.

| Trial | Clk_in<br>Period in<br>ns | Clk_out<br>Period<br>in ns | Area slack from area report | Timing slack from timing report  | data required time<br>for max path from<br>timing report | data arrival time for<br>the max path from<br>timing report path |
|-------|---------------------------|----------------------------|-----------------------------|----------------------------------|----------------------------------------------------------|------------------------------------------------------------------|
| 1     | 2 ns                      | 1 ns                       | 193710.326746               | Clk_in = 0.02<br>Clk_out = -0.53 | Clk_in = 1.92<br>Clk_out = 0.91                          | Clk_in = 1.90<br>Clk_out = 1.44                                  |
| 2     | 1ns                       | 2ns                        | 247763.181569               | Clk_in = -0.63<br>Clk_out = 0.01 | Clk_in = 0.91<br>Clk_out = 1.92                          | Clk_in = 1.55<br>Clk_out = 1.9                                   |
| 3     | 1.65ns                    | 3.3ns                      | 247375.501146               | Clk_in = 0.00<br>Clk_out = 0.31  | Clk_in = 1.56<br>Clk_out = 3.24                          | Clk_in = 1.56<br>Clk_out = 2.94                                  |
| 4     | 1.6ns                     | 3ns                        | 247587.944318               | Clk_in = 0.00<br>Clk_out = 0.41  | Clk_in = 1.51<br>Clk_out = 3.11                          | Clk_in = 1.51<br>Clk_out = 2.70                                  |

Briefly describe any RTL changes you made to improve synthesis results.

Trial 3: Changed frequency in synthesis script for different iterations to meet slack

Trial 4: We used one hot for state representation and then used different iteration to meet Timing Slack at clk\_in 1.6ns and clk\_out 3.2 ns.

**Tables 6**: For each partner, state the contribution percentage for each task listed below: Please only provide a percentage.

| Name                    | Design | Simulation | Synthesis | Project report |
|-------------------------|--------|------------|-----------|----------------|
| Sreelekha<br>Mittai     | 49%    | 49%        | 51%       | 54%            |
| Karthik M<br>Shekarappa |        |            | 49%       | 46%            |
|                         |        |            |           |                |
|                         |        |            |           |                |
|                         |        |            |           |                |
|                         |        |            |           |                |

• The maximum frequency fifo design can run at Clk\_in = 625 MHz and Clk\_out = 312.5MHz



# fifo\_fixture.v (Model for verification) fifo\_model.v Pass/Invalid data Generation of test vectors Comparision DUT (fifo.v)

#### Insert=1&&!full/ insert=0/ data\_in=1 wptr=previous pointer value+1'b1 write\_addr=previous address data\_in=0 wptr=8'b0 value+1'b1 write\_addr=7'b0 write\_enabel=1'b1 write\_enabel=0 flush=1/ Insert=1&&!full/ full=0 data\_in=1 write\_enabel=0 wptr=previous pointer value+1'b1 write\_addr=previous address write\_addr=7'b0 value+1'b1 wptr=8'b0 write\_enabel=1'b1 S0 idle !reset=1/ wptr=8'b1/ full=0 write\_enabel=0 wptr=8'b0 write\_address=7'b0 wptr=8'b0 Insert=1&&!full/ data\_in=1 wptr=previous pointer value+1'b1 write\_addr=previous address value+1'b1 write\_enabel=1'b1 Insert=0||full data\_in=0 wptr= retains write\_pointer value at S0 write\_addr=retains write\_address value at write\_enabel=1'b0 **S1**

### Insert=0||full

data\_in=0
write\_pointer= retains write\_pointer value
at S0
write\_addr=retains write\_address value at
S0
write\_enabel=1'b0



## remove=0llempty=1

read\_enabel=0 data\_out=0 read\_addr=7'b0 rptr=8'b0

```
module fifo memory #(parameter mem width =32, mem depth = 128, depth= 7)
(input[mem width-1:0]temp data in, input[depth-1:0] read addr, write addr,
input write enable, read enable, flush, reset, output reg [mem width-1:0]
data out) ;
reg [mem width-1:0] mem[0:mem depth-1];
integer \overline{i};
always @(*)
begin
      if(!reset)
      begin
            data out = 32'h0;
            for (\overline{i}=0; i<128; i=i+1)
                  mem[i] = 32'h0;
      end
      else if(flush)
      begin
            data out = 32'h0;
            for(i=0;i<128;i=i+1)
                  mem[i] = 32'h0;
      end
      else if(write enable && read enable)
      begin
            mem[write addr] = temp data in;
            data out = mem[read_addr];
      end
      else if(write enable )
      begin
            mem[write addr] = temp data in;
      end
      else if(read enable )
             data out = mem[read addr];
end
```

endmodule

```
module write logic#(parameter depth = 7, width = 8)(input
clk in,insert,reset,flush,input [depth : 0]r2wsync_ff2,input[31:0]
data in, output reg [depth-1: 0] write addr, output reg [depth: 0] wptr,
output reg write enable, full, output reg[31:0] temp data in);
parameter[1:0] idle=2'b00, s0=2'b01,s1=2'b11;
reg[1:0] current state, next state;
reg [31:0] temp;
always@(posedge clk in, negedge reset)
begin
      if(!reset)
            current state<=idle;</pre>
      else if(flush)
            current state<=idle;</pre>
      else
            current state<=next state;</pre>
end
always@(*)
begin
case(current state)
      idle:
            if(insert)
                  next state=s0;
            else
                  next_state=idle;
      s0:
            if(insert)
                  next state=s0;
            else
                  next state=s1;
      s1:
            if(insert)
                  next state=s0;
            else
                  next state=s1;
            default: next state=idle;
endcase
end
always@(posedge clk in, negedge reset)
begin
      if(!reset)
      begin
            full<=0;
            write enable <= 0;</pre>
            write addr <= 0;</pre>
            wptr <=0;
      end
      else if(flush)
      begin
            full<=0;
            write enable <= 0;</pre>
            write addr <= 0;</pre>
            wptr <=0;
      end
```

```
else
      case(current state)
             idle:
             begin
                    full<=0;
                   write enable <= 0;</pre>
                   write addr <= 0;</pre>
                   wptr \leq=0;
             end
             s0:
             begin
                    if(wptr[depth-1:0] == r2wsync ff2[depth-1:0] &&
wptr[depth] != r2wsync ff2[depth])
                   begin
                          full<=1'b1;
                          write enable <= 1'b0;</pre>
                          write_addr <= write_addr;</pre>
                          wptr <= wptr;</pre>
                   end
                   else
                   begin
                          full<=1'b0;
                          write enable <= 1'b1;</pre>
                          write addr <= wptr[width-2:0];</pre>
                          if(wptr == 8'b11111111)
                                 wptr <= 8'h0;
                          else begin
                                wptr <= wptr+1;</pre>
                          end
                   end
             end
             s1:
             begin
                    if(!(wptr[depth-1:0] == r2wsync ff2[depth-1:0] &&
wptr[depth] != r2wsync ff2[depth]))
                   begin
                          full<=0;
                          write enable <= 0;</pre>
                          write_addr <= write addr;</pre>
                          wptr <= wptr;</pre>
                   end
                   else
                   begin
                          full<=full;
                          write enable <= 0;</pre>
                          write_addr <= write_addr;</pre>
                          wptr <= wptr;</pre>
                   end
             end
endcase
end
always @ (posedge clk_in or negedge reset)
```

```
begin
    if(!reset)
        temp_data_in<=32'h0;
    else
    begin
        temp4<=data_in;
        temp_data_in<=temp4;
    end
end
end
endmodule</pre>
```

```
module read logic #(parameter depth = 7, width = 8)(input
clk out, remove, reset, syn flush, input [depth: 0] w2rsync ff2, output reg
[depth-1:0]read addr, output reg [depth:0]rptr, output reg
read enable, empty );
parameter[1:0] idle=2'b00, s0=2'b01,s1=2'b11;
reg[1:0] current state, next state;
always@(posedge clk out, negedge reset)
begin
      if(!reset)
            current state<=idle;</pre>
      else if(syn flush)
            current_state<=idle;</pre>
      else
            current state<=next state;</pre>
end
always@(*)
begin
      case(current state)
            idle:
                  if (remove)
                        next state=s0;
                  else
                        next state=idle;
            s0:
                  if (remove)
                        next state=s0;
                  else
                        next state=s1;
            s1:
                  if(remove)
                        next state=s0;
                  else
                        next state=s1;
            default:
                        next state=idle;
      endcase
end
always@(posedge clk out, negedge reset)
begin
      if(!reset)
      begin
            empty<=1'b1;
            read enable <= 0;</pre>
            read addr <= 0;</pre>
            rptr <=0;
      end
      else if(syn flush)
      begin
            empty<=1'b1;
```

```
read enable <= 0;</pre>
             read addr <= 0;</pre>
             rptr <=0;
      end
      else
      case(current state)
             idle:
             begin
                    if(w2rsync ff2[depth:0]>0)
                           empty<=1'b0;
                    else
                    begin
                           empty<=1'b1;
                           read enable <= 0;</pre>
                           read addr <= 0;</pre>
                           rptr <= 0;
                    end
             end
             s0:
             begin
                    if(rptr[depth:0] == w2rsync ff2[depth:0])
                    begin
                           empty<=1'b1;
                           read enable <= 1'b0;</pre>
                           read addr <= read addr;</pre>
                           rptr <= rptr;</pre>
                    end
                    else
                    begin
                           read addr<=rptr[width-2:0];</pre>
                           empty<=1'b0;
                           read enable<=1'b1;</pre>
                           if(rptr==8'b11111111)
                                 rptr<=8'h0;
                           else
                                 rptr<=rptr+1;</pre>
                    end
             end
             s1:
             begin
                    if(rptr[depth:0] !=w2rsync ff2[depth:0])
                           empty<=1'b0;
             else
             begin
                    empty<=empty;
                    rptr<=rptr;</pre>
                    read enable<=1'b0;</pre>
                    read addr<=read addr;</pre>
             end
             end
endcase
```

end endmodule

```
module sync wr2rd #(parameter width =8, depth = 7)
(input[depth:0] wptr,input clk out,reset,flush, output reg[depth:0]
w2rsync ff2, output reg syn flush);
reg [depth:0] w2rsync_ff1;
reg sync_flush1;
always @(posedge clk out, negedge reset)
begin
      if(!reset)
      begin
            w2rsync_ff2 \ll 0;
            w2rsync ff1 \le 0;
      end
      else
      begin
            w2rsync ff1 <= wptr ;</pre>
            w2rsync ff2 <= w2rsync ff1;</pre>
      end
end
always @(posedge clk out, negedge reset)
begin
if(!reset)
      syn_flush<=0;</pre>
else
begin
            sync flush1 <= flush ;</pre>
            syn_flush<= sync_flush1;</pre>
end
end
endmodule
```

```
module sync rd2wr #(parameter width =8, depth = 7)
(input[depth:0] rptr,input clk in,reset,flush, output reg[depth:0]
r2wsync ff2);
reg [depth:0] r2wsync_ff1;
always @(posedge clk in, negedge reset)
begin
     if(!reset)
     begin
           r2wsync_ff2 \ll 0;
           r2wsync_ff1 \ll 0;
     end
     else
     begin
               //$display("b4syn r2w",rptr );
           r2wsync ff1 <= rptr ;
           r2wsync ff2 <= r2wsync ff1;
     end
end
endmodule
```

fifo.v page no-14

```
`include "read logic.v"
`include "write logic.v"
`include "fifo memory.v"
`include "sync rd2wr.v"
`include "sync wr2rd.v"
module fifo # (parameter mem width = 32, mem depth = 128, depth= 7, width =
8) (input clk in, clk out, flush, reset, insert, remove, input [ mem width-
1:0] data in, output [ mem width-1:0] data out, output full, empty);
wire [depth:0]r2wsync ff2,w2rsync ff2,rptr, wptr;
wire write enable, read enable, syn flush;
wire [depth-1:0] write addr, read addr;
wire [mem width-1:0] temp data in;
//write logic
write logic #( 7, 8)w1(.clk in(clk in), .reset(reset), .flush(flush),
.insert(insert),.r2wsync ff2(r2wsync ff2), .full(full),
.write enable(write_enable), .write_addr(write_addr),
.wptr(wptr),.temp data in(temp data in),.data in(data in));
//read logic
read logic #(7,8)r1(.clk out(clk out), .reset(reset), .remove(remove),
.syn flush(syn flush), .w2rsync ff2(w2rsync ff2),
.empty(empty), .read enable(read enable), .read addr(read addr),
.rptr(rptr));
//fifo memory
fifo memory \#(32,128,7) m1(.reset(reset),
.flush(flush),.write enable(write enable), .read enable(read enable),
.write addr(write addr),.read addr(read addr),
.data out(data out),.temp data in(temp data in));
//sync wr2rd
sync wr2rd #(8,7)w2r1(.wptr(wptr), .clk out(clk out),.reset(reset),
.flush(flush),. w2rsync ff2(w2rsync ff2),.syn flush(syn flush));
//sync rd2wr
sync rd2wr #(8,7)r2w1(.rptr(rptr), .clk in(clk in), .reset(reset),
.r2wsync ff2(r2wsync ff2));
endmodule
```

```
`include "fifo model.v"
`include "fifo.v"
module fifo fixture;
parameter width memory=32, depth memory=128;
reg clk in, clk out, flush, reset, insert, remove; reg [width memory-1:0]
data in;
wire [width memory-1:0] data out;
wire full, empty, full1, empty1;
wire [width memory-1:0] data out 1;
wire full1,empty1; integer i,j;
reg[1:0] current state, next state;
//Design Model instance
fifo model \#(128, 32, 7)
u1(.clk in(clk in),.clk out(clk out),.flush(flush),.reset(reset),.insert(
insert), .remove(remove), .data in(data in), .data out(data out 1), .full(ful
11),.empty(empty1));
//DUT instance
fifo \#(32,128,7,8)
u2(.clk in(clk in),.clk out(clk out),.flush(flush),.reset(reset),.insert(
insert),.remove(remove),.data in(data in),.data out(data out),.full(full)
,.empty(empty));
initial
$vcdpluson;
initial
begin
      clk in=1'b1;
      forever #1 clk in=~clk in;
end
initial
begin
      clk out=1'b0;
      forever #2 clk out=~clk out;
//Initial condiction on inputs to not see unknow at t=0
initial
begin
     reset=1'b0;
     flush =1'b0;
      insert=1'b0;
      remove=1'b0;
      data in=32'b0;
      #8;
end
//task for reset
task reset task();
begin
      reset=1'b0;
      #5 reset=1'b1;
end
endtask
//task for flush
```

```
task flush task();
begin
      flush=1'b1;
      #10 flush=1'b0;
end
endtask
initial begin
reset_task();
for (i=0; i<150; i=i+1) //to check fullcondition
begin
      @(negedge clk in);
      data in=$random;
      insert=1;
      #2;
end
insert=0;//to check emptycondition
#10;
for (i=0; i<180;i=i+1) //to check emptycondition
begin
     remove=1;
      #2;
end
insert=0;
remove=0;
for (i=0; i<60; i=i+1) //to check flush
begin
      @(negedge clk in);
      data in=$random;
      insert=1;
      #2;
end
insert=0;
flush task(); //flush
#10;
for (i=0; i<100; i=i+1) //random generation oftestinputs
begin
      @(negedge clk in);
      data in=$random;
      insert =$random;
      #2;
      insert =0;
      #2;
      @(negedge clk out);
      remove =$random;
      #4;
     remove=0;
end
reset task();
$finish;
end
initial //checker block
```

```
module fifo model #(parameter f depth=128,f width=32,ptr wdth=7) (input
clk in,clk out,flush,reset,insert,remove,input [f width-1:0]
data in, output reg [f width-1:0] data out, output reg full, empty);
reg [ptr_wdth:0]rptr,wptr;
reg flush sync;
reg read enable, write enable;
reg [f width-1:0] temp data in;
reg [f width-1:0]f mem[127:0];
integer i;
always @(posedge clk in, negedge reset)
begin
      temp data in <= data in;
      if(!reset)
      begin
            empty <= 1;
            data out<=0;
            full<=0;
            rptr <=0;
            wptr<=0;
            for (i=0; i<128; i=i+1)
                  f mem[i] <= 32'b0;
      end
      else if(flush)
      begin
            empty \leq 1;
            data out <= 0;
            full<=0;
            rptr <=0;
            wptr<=0;
            for (i=0; i<128; i=i+1)
                  f mem[i] <= 32'b0;
      end
      else if(insert)
      begin
            if (wptr[ptr wdth-1:0]-1==rptr[ptr wdth-1:0]-1 &&
wptr[ptr wdth]!=rptr[ptr wdth])
            begin
            full<=1'b1;
            wptr<=wptr;
            end
            else
            begin
            #1 full<=1'b0;
            f mem[wptr[ptr wdth-1:0]]<= temp data in;</pre>
            if(wptr==8'b11111111)
                  wptr<=8'h0;
            else
                  wptr<=wptr+1;
            end
      end
      else
```

```
begin
            if(!(wptr[ptr wdth-1:0]-1==rptr[ptr wdth-1:0]-1 &&
wptr[ptr wdth]!=rptr[ptr wdth]))
                  full<=0;
            else
            begin
                  #2 full<=full;
                  wptr<=wptr;
            end
      end
end
always @(posedge clk_out , negedge reset)
begin
      if(!reset)
      begin
            empty<=1'b1;
            rptr<=1'b0;
            #4 data_out<=1'b0;
      end
      else if(flush sync)
      begin
            empty<=1'b1;
            rptr<=1'b0;
            #4 data out<=1'b0;
      end
      else if(remove)
      begin
            if(rptr[ptr wdth:0]-1==wptr[ptr wdth:0]-1)
            begin
                  empty<=1'b1;
                  rptr<=rptr;</pre>
                  #4 data out<=data out;
            end
            else
            begin
                  empty<=1'b0;
                  #4 data_out<=f_mem[rptr[ptr_wdth-1:0]];</pre>
                  if(rptr==8'b11111111)
                        rptr<=8'h0;
                  else
                        rptr<=rptr+1;</pre>
            end
            end
            else
                  begin
                        empty<=empty;
                         #4 data_out<=data_out;
                         rptr<=rptr;</pre>
                  end
end
endmodule
```

```
Chronologic VCS simulator copyright 1991-2014
Contains Synopsys proprietary information.
Compiler version I-2014.03-2; Runtime version I-2014.03-2; May 1 18:34
2019
VCD+ Writer I-2014.03-2 Copyright (c) 1991-2014 by Synopsys Inc.
                    2 clk in=1, clk out=1, reset=0, flush=0,insert=0,
remove=0, datain=0000000\overline{0}, dataout=\overline{0}0000000, empty=1, full=0 PASS
                    6 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=12153524,dataout=00000000,empty=1, full=0 PASS
                   10 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=8484d609,dataout=00000000,empty=1, full=0 PASS
                   14 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=06b97b0\overline{d}, dataout=\overline{0}0000000, empty=1, full=0 PASS
                   18 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=b2c2846\overline{5}, dataout=\overline{0}0000000, empty=1, full=0 PASS
                   22 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=00f3e301,dataout=00000000,empty=0, full=0 PASS
                   26 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=3b23f176, dataout=00000000, empty=0, full=0 PASS
                   30 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=76d457ed, dataout=00000000, empty=0, full=0 PASS
                   34 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=7cfde9f9,dataout=00000000,empty=0, full=0 PASS
                   38 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=e2f784c5,dataout=00000000,empty=0, full=0 PASS
                   42 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=72aff7e5,dataout=00000000,empty=0, full=0 PASS
                   46 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=8932d612,dataout=00000000,empty=0, full=0 PASS
                   50 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=793069f2, dataout=00000000, empty=0, full=0 PASS
                   54 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=f4007ae8, dataout=00000000, empty=0, full=0 PASS
                   58 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=2e58495c,dataout=00000000,empty=0, full=0 PASS
                   62 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=96ab582d, dataout=00000000, empty=0, full=0 PASS
                   66 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=b1ef6263,dataout=00000000,empty=0, full=0 PASS
                   70 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=c03b2280,dataout=00000000,empty=0, full=0 PASS
                   74 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=557845aa,dataout=00000000,empty=0, full=0 PASS
                   78 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=cb203e96, dataout=00000000, empty=0, full=0 PASS
                   82 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=86bc380d,dataout=00000000,empty=0, full=0 PASS
                   86 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=359fdd6\overline{b}, dataout=\overline{0}0000000, empty=0, full=0 PASS
                   90 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=81174a02, dataout=00000000, empty=0, full=0 PASS
                   94 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=0effe91d, dataout=00000000, empty=0, full=0 PASS
```

```
98 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=11844923, dataout=0000000, empty=0, full=0 PASS
                 102 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=e5730aca,dataout=0000000,empty=0, full=0 PASS
                 106 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=7968bdf2,dataout=00000000,empty=0, full=0 PASS
                 110 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=20c4b341,dataout=0000000,empty=0, full=0 PASS
                 114 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=3c20f378,dataout=00000000,empty=0, full=0 PASS
                 118 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=75c50deb,dataout=00000000,empty=0, full=0 PASS
                 122 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=634bf9c6, dataout=00000000, empty=0, full=0 PASS
                 126 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=de7502bc,dataout=00000000,empty=0, full=0 PASS
                 130 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=85d79a0b, dataout=00000000, empty=0, full=0 PASS
                 134 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=42f24185,dataout=00000000,empty=0, full=0 PASS
                 138 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=9dcc603b,dataout=00000000,empty=0, full=0 PASS
                 142 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=bf23327e,dataout=00000000,empty=0, full=0 PASS
                 146 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=78d99bf1,dataout=0000000,empty=0, full=0 PASS
                 150 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=31230762, dataout=00000000, empty=0, full=0 PASS
                 154 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=4fa1559f,dataout=00000000,empty=0, full=0 PASS
                 158 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=7c6da9f8, dataout=00000000, empty=0, full=0 PASS
                 162 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=cfc4569f,dataout=00000000,empty=0, full=0 PASS
                 166 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=adcbc05b,dataout=00000000,empty=0, full=0 PASS
                 170 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=a4ae3249,dataout=00000000,empty=0, full=0 PASS
                 174 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=ebfec0d7, dataout=00000000, empty=0, full=0 PASS
                 178 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=4b212f96,dataout=00000000,empty=0, full=0 PASS
                 182 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=e12ccec2, dataout=00000000, empty=0, full=0 PASS
                 186 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=bb825a77,dataout=00000000,empty=0, full=0 PASS
                 190 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=090cdb12,dataout=00000000,empty=0, full=0 PASS
                 194 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=36e5816d, dataout=00000000, empty=0, full=0 PASS
                 198 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=0fd28f1f,dataout=00000000,empty=0, full=0 PASS
                 202 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=42d92f85,dataout=00000000,empty=0, full=0 PASS
```

```
206 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=2dda595b, dataout=0000000, empty=0, full=0 PASS
                 210 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=9ff2ae3f,dataout=00000000,empty=0, full=0 PASS
                 214 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=2c156358, dataout=00000000, empty=0, full=0 PASS
                 218 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=c71a0c8e, dataout=0000000, empty=0, full=0 PASS
                 222 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=7d3599fa,dataout=0000000,empty=0, full=0 PASS
                 226 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=39961773, dataout=00000000, empty=0, full=0 PASS
                 230 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=9799a82f, dataout=00000000, empty=0, full=0 PASS
                 234 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=afd8565f,dataout=0000000,empty=0, full=0 PASS
                 238 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=7bf8fdf7,dataout=00000000,empty=0, full=0 PASS
                 242 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=f3091ae6, dataout=00000000, empty=0, full=0 PASS
                 246 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=14cfc129,dataout=00000000,empty=0, full=0 PASS
                 250 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=ed536cda,dataout=00000000,empty=0, full=0 PASS
                 254 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=da8ae2b5,dataout=00000000,empty=0, full=0 PASS
                 258 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=3cf11979,dataout=00000000,empty=0, full=0 PASS
                 262 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=e8740cd0, dataout=00000000, empty=0, full=0 PASS
                 266 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=55f6adab,dataout=00000000,empty=0, full=1 PASS
                 270 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=6e5daddc,dataout=00000000,empty=0, full=1 PASS
                 274 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=fedf72fd,dataout=00000000,empty=0, full=1 PASS
                 278 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=2b0eed56, dataout=00000000, empty=0, full=1 PASS
                 282 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=b3d97667,dataout=00000000,empty=0, full=1 PASS
                 286 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=5b6fb9b6, dataout=00000000, empty=0, full=1 PASS
                 290 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=3cd18779,dataout=00000000,empty=0, full=1 PASS
                 294 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=4a74bf94,dataout=00000000,empty=0, full=1 PASS
                 298 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=823f2c04, dataout=00000000, empty=0, full=1 PASS
                 302 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=6dcb69db, dataout=00000000, empty=0, full=1 PASS
                 306 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a6fcde4d,dataout=00000000,empty=0, full=1 PASS
                 310 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a6fcde4d,dataout=00000000,empty=0, full=1 PASS
```

```
314 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a6fcde4d, dataout=00000000, empty=0, full=1 PASS
                 318 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=00000000, empty=0, full=1 PASS
                 322 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=00000000,empty=0, full=1 PASS
                 326 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=12153524,empty=0, full=1 PASS
                 330 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=c0895e81, empty=0, full=0 PASS
                 334 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=8484d609,empty=0, full=0 PASS
                 338 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=b1f05663, empty=0, full=0 PASS
                 342 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=06b97b0d,empty=0, full=0 PASS
                 346 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=46df998d,empty=0, full=0 PASS
                 350 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=b2c28465,empty=0, full=0 PASS
                 354 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=89375212,empty=0, full=0 PASS
                 358 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=00f3e301,empty=0, full=0 PASS
                 362 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=06d7cd0d,empty=0, full=0 PASS
                 366 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=3b23f176,empty=0, full=0 PASS
                 370 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=1e8dcd3d,empty=0, full=0 PASS
                 374 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=76d457ed,empty=0, full=0 PASS
                 378 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=462df78c,empty=0, full=0 PASS
                 382 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=7cfde9f9,empty=0, full=0 PASS
                 386 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=e33724c6,empty=0, full=0 PASS
                 390 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=e2f784c5,empty=0, full=0 PASS
                 394 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=d513d2aa, empty=0, full=0 PASS
                 398 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=72aff7e5,empty=0, full=0 PASS
                 402 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=bbd27277,empty=0, full=0 PASS
                 406 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=8932d612,empty=0, full=0 PASS
                 410 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=47ecdb8f,empty=0, full=0 PASS
                 414 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=793069f2,empty=0, full=0 PASS
                 418 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=e77696ce,empty=0, full=0 PASS
```

```
422 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=f4007ae8, empty=0, full=0 PASS
                 426 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=e2ca4ec5,empty=0, full=0 PASS
                 430 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=2e58495c,empty=0, full=0 PASS
                 434 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=de8e28bd,empty=0, full=0 PASS
                 438 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=96ab582d,empty=0, full=0 PASS
                 442 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=b2a72665,empty=0, full=0 PASS
                 446 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=b1ef6263,empty=0, full=0 PASS
                 450 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=0573870a, empty=0, full=0 PASS
                 454 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=c03b2280,empty=0, full=0 PASS
                 458 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=10642120, empty=0, full=0 PASS
                 462 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=557845aa,empty=0, full=0 PASS
                 466 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=cecccc9d, empty=0, full=0 PASS
                 470 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=cb203e96, empty=0, full=0 PASS
                 474 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=8983b813, empty=0, full=0 PASS
                 478 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=86bc380d,empty=0, full=0 PASS
                 482 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=a9a7d653,empty=0, full=0 PASS
                 486 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=359fdd6b,empty=0, full=0 PASS
                 490 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=eaa62ad5,empty=0, full=0 PASS
                 494 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=81174a02,empty=0, full=0 PASS
                 498 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=d7563eae,empty=0, full=0 PASS
                 502 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=0effe91d, empty=0, full=0 PASS
                 506 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=e7c572cf,empty=0, full=0 PASS
                 510 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=11844923,empty=0, full=0 PASS
                 514 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=0509650a, empty=0, full=0 PASS
                 518 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=e5730aca,empty=0, full=0 PASS
                 522 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=9e314c3c,empty=0, full=0 PASS
                 526 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=7968bdf2,empty=0, full=0 PASS
```

```
530 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=452e618a, empty=0, full=0 PASS
                 534 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=20c4b341,empty=0, full=0 PASS
                 538 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=ec4b34d8,empty=0, full=0 PASS
                 542 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=3c20f378, empty=0, full=0 PASS
                 546 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=c48a1289,empty=0, full=0 PASS
                 550 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=75c50deb,empty=0, full=0 PASS
                 554 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=5b0265b6,empty=0, full=0 PASS
                 558 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=634bf9c6,empty=0, full=0 PASS
                 562 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=571513ae,empty=0, full=0 PASS
                 566 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=de7502bc,empty=0, full=0 PASS
                 570 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=150fdd2a,empty=0, full=0 PASS
                 574 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=85d79a0b, empty=0, full=0 PASS
                 578 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=b897be71,empty=0, full=0 PASS
                 582 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=42f24185, empty=0, full=0 PASS
                 586 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=27f2554f, empty=0, full=0 PASS
                 590 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=9dcc603b, empty=0, full=0 PASS
                 594 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=1d06333a,empty=0, full=0 PASS
                 598 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=bf23327e, empty=0, full=0 PASS
                 602 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=0aaa4b15,empty=0, full=0 PASS
                 606 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=78d99bf1,empty=0, full=0 PASS
                 610 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=6c9c4bd9, empty=0, full=0 PASS
                 614 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=31230762,empty=0, full=0 PASS
                 618 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=2635fb4c,empty=0, full=0 PASS
                 622 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=4fa1559f,empty=0, full=0 PASS
                 626 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=47b9a18f,empty=0, full=0 PASS
                 630 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=7c6da9f8,empty=0, full=0 PASS
                 634 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=dbcd60b7,empty=0, full=0 PASS
```

```
638 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=cfc4569f, empty=0, full=0 PASS
                 642 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=ae7d945c,empty=0, full=0 PASS
                 646 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=adcbc05b,empty=0, full=0 PASS
                 650 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=44de3789,empty=0, full=0 PASS
                 654 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=a4ae3249,empty=0, full=0 PASS
                 658 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=e8233ed0,empty=0, full=0 PASS
                 662 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=ebfec0d7, empty=0, full=0 PASS
                 666 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=a8c7fc51,empty=0, full=0 PASS
                 670 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d,dataout=4b212f96,empty=0, full=0 PASS
                 674 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a6fcde4d, dataout=061d7f0c, empty=0, full=0 PASS
                 678 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=b6a4266d,dataout=e12ccec2,empty=0, full=0 PASS
                 682 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=653b49ca, dataout=6457edc8, empty=0, full=0 PASS
                 686 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=4a937195, dataout=6457edc8, empty=0, full=0 PASS
                 690 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=02749b04, dataout=6457edc8, empty=0, full=0 PASS
                 694 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=34980769, dataout=6457edc8, empty=0, full=0 PASS
                 698 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=44018d88,dataout=6457edc8,empty=0, full=0 PASS
                 702 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=9690042d, dataout=6457edc8, empty=0, full=0 PASS
                 706 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=975c9c2e, dataout=6457edc8, empty=0, full=0 PASS
                 710 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=0e41451c,dataout=6457edc8,empty=0, full=0 PASS
                 714 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=149e0729, dataout=6457edc8, empty=0, full=0 PASS
                 718 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=43356786, dataout=6457edc8, empty=0, full=0 PASS
                 722 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=9eb7c63d,dataout=6457edc8,empty=0, full=0 PASS
                 726 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=b855c470,dataout=6457edc8,empty=0, full=0 PASS
                 730 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=5d7199ba,dataout=6457edc8,empty=0, full=0 PASS
                 734 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=7d4779fa,dataout=6457edc8,empty=0, full=0 PASS
                 738 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=8d24f61a, dataout=6457edc8, empty=0, full=0 PASS
                 742 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=1b876137,dataout=6457edc8,empty=0, full=0 PASS
```

```
746 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=603921c0, dataout=6457edc8, empty=0, full=0 PASS
                 750 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=db461ab6, dataout=6457edc8, empty=0, full=0 PASS
                 754 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=6e5f0fdc,dataout=6457edc8,empty=0, full=0 PASS
                 758 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=3c03ff78,dataout=6457edc8,empty=0, full=0 PASS
                 762 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=ed8d80db,dataout=6457edc8,empty=0, full=0 PASS
                 766 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=3ced2b79,dataout=6457edc8,empty=0, full=0 PASS
                 770 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=b0bcee61,dataout=6457edc8,empty=0, full=0 PASS
                 774 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=d0f578a1,dataout=6457edc8,empty=0, full=0 PASS
                 778 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=a8639650, dataout=6457edc8, empty=0, full=0 PASS
                 782 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=9ab48835,dataout=6457edc8,empty=0, full=0 PASS
                 786 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=60b175c1,dataout=6457edc8,empty=0, full=0 PASS
                 790 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=cc01b498,dataout=6457edc8,empty=0, full=0 PASS
                 794 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=b98c4273,dataout=6457edc8,empty=0, full=0 PASS
                 798 clk in=1, clk out=1, reset=1, flush=1,insert=0,
remove=0, datain=b98c4273, dataout=00000000, empty=0, full=0 PASS
                 802 clk in=1, clk out=1, reset=1, flush=1,insert=0,
remove=0, datain=b98c4273,dataout=00000000,empty=0, full=0 PASS
                 806 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b98c4273,dataout=00000000,empty=0, full=0 PASS
                 810 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b98c4273,dataout=00000000,empty=1, full=0 PASS
                 814 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b98c4273, dataout=00000000, empty=1, full=0 PASS
                 818 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f622e6ec, dataout=00000000, empty=1, full=0 PASS
                 822 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f622e6ec,dataout=0000000,empty=1, full=0 PASS
                 826 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=d44b80a8, dataout=00000000, empty=1, full=0 PASS
                 830 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d44b80a8, dataout=00000000, empty=1, full=0 PASS
                 834 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=d44b80a8,dataout=00000000,empty=1, full=0 PASS
                 838 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=070bb90e, dataout=00000000, empty=1, full=0 PASS
                 842 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=070bb90e,dataout=d44b80a8,empty=0, full=0 PASS
                 846 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=070bb90e,dataout=d44b80a8,empty=0, full=0 PASS
                 850 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=152fb52a,dataout=d44b80a8,empty=0, full=0 PASS
```

```
854 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=152fb52a, dataout=d44b80a8, empty=1, full=0 PASS
                 858 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=152fb52a,dataout=d44b80a8,empty=1, full=0 PASS
                 862 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=4f75ff9e,dataout=d44b80a8,empty=1, full=0 PASS
                 866 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=4f75ff9e,dataout=d44b80a8,empty=1, full=0 PASS
                 870 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=4f75ff9e,dataout=d44b80a8,empty=1, full=0 PASS
                 874 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6464e3c8, dataout=d44b80a8, empty=1, full=0 PASS
                 878 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6464e3c8, dataout=d44b80a8, empty=1, full=0 PASS
                 882 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=6464e3c8, dataout=d44b80a8, empty=1, full=0 PASS
                 886 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=35a0c96b, dataout=d44b80a8, empty=1, full=0 PASS
                 890 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=35a0c96b, dataout=d44b80a8, empty=1, full=0 PASS
                 894 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=35a0c96b, dataout=d44b80a8, empty=1, full=0 PASS
                 898 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=5d059dba,dataout=d44b80a8,empty=1, full=0 PASS
                 902 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=5d059dba, dataout=d44b80a8, empty=0, full=0 PASS
                 906 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=5d059dba,dataout=d44b80a8,empty=0, full=0 PASS
                 910 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=492fd392,dataout=d44b80a8,empty=0, full=0 PASS
                 914 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=492fd392,dataout=35a0c96b,empty=0, full=0 PASS
                 918 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=492fd392,dataout=35a0c96b,empty=0, full=0 PASS
                 922 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=c3339086,dataout=35a0c96b,empty=0, full=0 PASS
                 926 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=c3339086,dataout=35a0c96b,empty=1, full=0 PASS
                 930 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=c3339086,dataout=35a0c96b,empty=1, full=0 PASS
                 934 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=19452132, dataout=35a0c96b, empty=1, full=0 PASS
                 938 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=19452132, dataout=35a0c96b, empty=1, full=0 PASS
                 942 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=19452132, dataout=35a0c96b, empty=1, full=0 PASS
                 946 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f249a4e4, dataout=35a0c96b, empty=1, full=0 PASS
                 950 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f249a4e4, dataout=35a0c96b, empty=0, full=0 PASS
                 954 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=f249a4e4, dataout=35a0c96b, empty=0, full=0 PASS
                 958 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d095a8a1,dataout=35a0c96b,empty=0, full=0 PASS
```

```
962 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d095a8a1,dataout=19452132,empty=0, full=0 PASS
                 966 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=d095a8a1,dataout=19452132,empty=0, full=0 PASS
                 970 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=85e51e0b, dataout=19452132, empty=0, full=0 PASS
                 974 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=85e51e0b, dataout=19452132, empty=1, full=0 PASS
                 978 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=85e51e0b, dataout=19452132, empty=1, full=0 PASS
                 982 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=1b60e536, dataout=19452132, empty=1, full=0 PASS
                 986 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=1b60e536,dataout=85e51e0b,empty=0, full=0 PASS
                 990 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=1b60e536, dataout=85e51e0b, empty=0, full=0 PASS
                 994 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=35cdbf6b,dataout=85e51e0b,empty=0, full=0 PASS
                 998 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=35cdbf6b,dataout=1b60e536,empty=0, full=0 PASS
                1002 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=35cdbf6b,dataout=1b60e536,empty=0, full=0 PASS
                1006 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=4df3819b,dataout=1b60e536,empty=0, full=0 PASS
                1010 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=4df3819b,dataout=1b60e536,empty=0, full=0 PASS
                1014 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=4df3819b,dataout=1b60e536,empty=0, full=0 PASS
                1018 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=9684e02d,dataout=1b60e536,empty=0, full=0 PASS
                1022 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=9684e02d,dataout=1b60e536,empty=0, full=0 PASS
                1026 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=9684e02d,dataout=1b60e536,empty=0, full=0 PASS
                1030 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=8f1cf61e,dataout=1b60e536,empty=0, full=0 PASS
                1034 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=8f1cf61e,dataout=1b60e536,empty=0, full=0 PASS
                1038 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=8f1cf61e,dataout=1b60e536,empty=0, full=0 PASS
                1042 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=0c039d18, dataout=1b60e536, empty=0, full=0 PASS
                1046 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=0c039d18, dataout=1b60e536, empty=0, full=0 PASS
                1050 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=0c039d18, dataout=1b60e536, empty=0, full=0 PASS
                1054 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=a0c02441,dataout=1b60e536,empty=0, full=0 PASS
                1058 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a0c02441, dataout=1b60e536, empty=0, full=0 PASS
                1062 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a0c02441, dataout=1b60e536, empty=0, full=0 PASS
                1066 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=29efe953, dataout=1b60e536, empty=0, full=0 PASS
```

```
1070 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=29efe953, dataout=1b60e536, empty=0, full=0 PASS
                1074 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=29efe953, dataout=1b60e536, empty=0, full=0 PASS
                1078 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f166fae2, dataout=1b60e536, empty=0, full=0 PASS
                1082 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f166fae2, dataout=9684e02d, empty=0, full=0 PASS
                1086 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=f166fae2, dataout=9684e02d, empty=0, full=0 PASS
                1090 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ec50b4d8,dataout=9684e02d,empty=0, full=0 PASS
                1094 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ec50b4d8,dataout=8f1cf61e,empty=0, full=0 PASS
                1098 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ec50b4d8, dataout=8f1cf61e, empty=0, full=0 PASS
                1102 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=9c811239,dataout=8f1cf61e,empty=0, full=0 PASS
                1106 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=9c811239, dataout=8f1cf61e, empty=0, full=0 PASS
                1110 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=9c811239,dataout=8f1cf61e,empty=0, full=0 PASS
                1114 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=15890f2b, dataout=8f1cf61e, empty=0, full=0 PASS
                1118 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=15890f2b,dataout=0c039d18,empty=0, full=0 PASS
                1122 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=15890f2b,dataout=0c039d18,empty=0, full=0 PASS
                1126 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=13b55527, dataout=0c039d18, empty=0, full=0 PASS
                1130 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=13b55527, dataout=0c039d18, empty=0, full=0 PASS
                1134 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=13b55527, dataout=0c039d18, empty=0, full=0 PASS
                1138 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=82223a04, dataout=0c039d18, empty=0, full=0 PASS
                1142 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=82223a04, dataout=a0c02441, empty=0, full=0 PASS
                1146 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=82223a04, dataout=a0c02441, empty=0, full=0 PASS
                1150 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=0a6e9314,dataout=a0c02441,empty=0, full=0 PASS
                1154 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=0a6e9314, dataout=a0c02441, empty=0, full=0 PASS
                1158 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=0a6e9314,dataout=a0c02441,empty=0, full=0 PASS
                1162 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=d8ace2b1,dataout=a0c02441,empty=0, full=0 PASS
                1166 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d8ace2b1,dataout=a0c02441,empty=0, full=0 PASS
                1170 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=d8ace2b1,dataout=a0c02441,empty=0, full=0 PASS
                1174 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=158b2b2b,dataout=a0c02441,empty=0, full=0 PASS
```

```
1178 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=158b2b2b, dataout=9c811239, empty=0, full=0 PASS
                1182 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=158b2b2b, dataout=9c811239, empty=0, full=0 PASS
                1186 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=93c12227, dataout=9c811239, empty=0, full=0 PASS
                1190 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=93c12227, dataout=15890f2b, empty=0, full=0 PASS
                1194 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=93c12227, dataout=15890f2b, empty=0, full=0 PASS
                1198 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=f3d7a6e7,dataout=15890f2b,empty=0, full=0 PASS
                1202 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f3d7a6e7,dataout=13b55527,empty=0, full=0 PASS
                1206 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=f3d7a6e7, dataout=13b55527, empty=0, full=0 PASS
                1210 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=6de5bbdb,dataout=13b55527,empty=0, full=0 PASS
                1214 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6de5bbdb,dataout=d8ace2b1,empty=0, full=0 PASS
                1218 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=6de5bbdb,dataout=d8ace2b1,empty=0, full=0 PASS
                1222 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d0bc5ea1, dataout=d8ace2b1, empty=0, full=0 PASS
                1226 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d0bc5ea1,dataout=158b2b2b,empty=0, full=0 PASS
                1230 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d0bc5ea1, dataout=158b2b2b, empty=0, full=0 PASS
                1234 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=a2e62045, dataout=158b2b2b, empty=0, full=0 PASS
                1238 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a2e62045,dataout=158b2b2b,empty=0, full=0 PASS
                1242 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a2e62045, dataout=158b2b2b, empty=0, full=0 PASS
                1246 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b9461472, dataout=158b2b2b, empty=0, full=0 PASS
                1250 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b9461472, dataout=158b2b2b, empty=0, full=0 PASS
                1254 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b9461472, dataout=158b2b2b, empty=0, full=0 PASS
                1258 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b7dfaa6f,dataout=158b2b2b,empty=0, full=0 PASS
                1262 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b7dfaa6f,dataout=158b2b2b,empty=0, full=0 PASS
                1266 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b7dfaa6f,dataout=158b2b2b,empty=0, full=0 PASS
                1270 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=1c719738,dataout=158b2b2b,empty=0, full=0 PASS
                1274 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=1c719738, dataout=158b2b2b, empty=0, full=0 PASS
                1278 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=1c719738, dataout=158b2b2b, empty=0, full=0 PASS
                1282 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=7b0da9f6,dataout=158b2b2b,empty=0, full=0 PASS
```

```
1286 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=7b0da9f6, dataout=158b2b2b, empty=0, full=0 PASS
                1290 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=7b0da9f6,dataout=158b2b2b,empty=0, full=0 PASS
                1294 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=3a625f74,dataout=158b2b2b,empty=0, full=0 PASS
                1298 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=3a625f74, dataout=158b2b2b, empty=0, full=0 PASS
                1302 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=3a625f74, dataout=158b2b2b, empty=0, full=0 PASS
                1306 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=1e1c873c,dataout=158b2b2b,empty=0, full=0 PASS
                1310 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=1e1c873c,dataout=158b2b2b,empty=0, full=0 PASS
                1314 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=1e1c873c,dataout=158b2b2b,empty=0, full=0 PASS
                1318 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=0aec3515,dataout=158b2b2b,empty=0, full=0 PASS
                1322 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=0aec3515,dataout=158b2b2b,empty=0, full=0 PASS
                1326 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=0aec3515,dataout=158b2b2b,empty=0, full=0 PASS
                1330 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=a18bee43, dataout=158b2b2b, empty=0, full=0 PASS
                1334 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=a18bee43, dataout=f3d7a6e7, empty=0, full=0 PASS
                1338 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a18bee43, dataout=f3d7a6e7, empty=0, full=0 PASS
                1342 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=1297cb25,dataout=f3d7a6e7,empty=0, full=0 PASS
                1346 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=1297cb25, dataout=f3d7a6e7, empty=0, full=0 PASS
                1350 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=1, datain=1297cb25, dataout=f3d7a6e7, empty=0, full=0 PASS
                1354 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=ad67e25a, dataout=f3d7a6e7, empty=0, full=0 PASS
                1358 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ad67e25a, dataout=6de5bbdb, empty=0, full=0 PASS
                1362 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ad67e25a, dataout=6de5bbdb, empty=0, full=0 PASS
                1366 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=060a5d0c,dataout=6de5bbdb,empty=0, full=0 PASS
                1370 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=060a5d0c,dataout=6de5bbdb,empty=0, full=0 PASS
                1374 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=060a5d0c,dataout=6de5bbdb,empty=0, full=0 PASS
                1378 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=5b60e5b6, dataout=6de5bbdb, empty=0, full=0 PASS
                1382 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=5b60e5b6, dataout=a2e62045, empty=0, full=0 PASS
                1386 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=5b60e5b6, dataout=a2e62045, empty=0, full=0 PASS
                1390 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=ae78585c,dataout=a2e62045,empty=0, full=0 PASS
```

```
1394 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ae78585c, dataout=a2e62045, empty=0, full=0 PASS
                1398 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ae78585c,dataout=a2e62045,empty=0, full=0 PASS
                1402 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d00b12a0,dataout=a2e62045,empty=0, full=0 PASS
                1406 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d00b12a0,dataout=a2e62045,empty=0, full=0 PASS
                1410 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d00b12a0,dataout=a2e62045,empty=0, full=0 PASS
                1414 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=6e8af5dd,dataout=a2e62045,empty=0, full=0 PASS
                1418 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6e8af5dd,dataout=a2e62045,empty=0, full=0 PASS
                1422 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=6e8af5dd,dataout=a2e62045,empty=0, full=0 PASS
                1426 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=bccc4279,dataout=a2e62045,empty=0, full=0 PASS
                1430 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=bccc4279,dataout=7b0da9f6,empty=0, full=0 PASS
                1434 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=bccc4279,dataout=7b0da9f6,empty=0, full=0 PASS
                1438 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=bde0d27b,dataout=7b0da9f6,empty=0, full=0 PASS
                1442 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=bde0d27b,dataout=3a625f74,empty=0, full=0 PASS
                1446 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=bde0d27b,dataout=3a625f74,empty=0, full=0 PASS
                1450 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=71c129e3, dataout=3a625f74, empty=0, full=0 PASS
                1454 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=71c129e3, dataout=0aec3515, empty=0, full=0 PASS
                1458 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=71c129e3,dataout=0aec3515,empty=0, full=0 PASS
                1462 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=22119f44, dataout=0aec3515, empty=0, full=0 PASS
                1466 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=22119f44, dataout=a18bee43, empty=0, full=0 PASS
                1470 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=22119f44, dataout=a18bee43, empty=0, full=0 PASS
                1474 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f6a178ed,dataout=a18bee43,empty=0, full=0 PASS
                1478 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f6a178ed,dataout=a18bee43,empty=0, full=0 PASS
                1482 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=f6a178ed,dataout=a18bee43,empty=0, full=0 PASS
                1486 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=46dcb78d,dataout=a18bee43,empty=0, full=0 PASS
                1490 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=46dcb78d,dataout=a18bee43,empty=0, full=0 PASS
                1494 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=46dcb78d,dataout=a18bee43,empty=0, full=0 PASS
                1498 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=236afd46,dataout=a18bee43,empty=0, full=0 PASS
```

```
1502 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=236afd46,dataout=a18bee43,empty=0, full=0 PASS
                1506 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=236afd46,dataout=a18bee43,empty=0, full=0 PASS
                1510 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=0beac117,dataout=a18bee43,empty=0, full=0 PASS
                1514 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=0beac117, dataout=a18bee43, empty=0, full=0 PASS
                1518 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=0beac117, dataout=a18bee43, empty=0, full=0 PASS
                1522 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d55bbcaa,dataout=a18bee43,empty=0, full=0 PASS
                1526 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d55bbcaa,dataout=a18bee43,empty=0, full=0 PASS
                1530 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d55bbcaa,dataout=a18bee43,empty=0, full=0 PASS
                1534 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=5d4a4dba,dataout=a18bee43,empty=0, full=0 PASS
                1538 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=5d4a4dba, dataout=a18bee43, empty=0, full=0 PASS
                1542 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=5d4a4dba,dataout=a18bee43,empty=0, full=0 PASS
                1546 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=92831e25, dataout=a18bee43, empty=0, full=0 PASS
                1550 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=92831e25, dataout=a18bee43, empty=0, full=0 PASS
                1554 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=92831e25, dataout=a18bee43, empty=0, full=0 PASS
                1558 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a48f7c49,dataout=a18bee43,empty=0, full=0 PASS
                1562 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=a48f7c49,dataout=a18bee43,empty=0, full=0 PASS
                1566 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=a48f7c49,dataout=a18bee43,empty=0, full=0 PASS
                1570 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=25f2034b, dataout=a18bee43, empty=0, full=0 PASS
                1574 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=25f2034b, dataout=1297cb25, empty=0, full=0 PASS
                1578 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=25f2034b, dataout=1297cb25, empty=0, full=0 PASS
                1582 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=433e9786, dataout=1297cb25, empty=0, full=0 PASS
                1586 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=433e9786, dataout=ad67e25a, empty=0, full=0 PASS
                1590 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=433e9786,dataout=ad67e25a,empty=0, full=0 PASS
                1594 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6851e5d0,dataout=ad67e25a,empty=0, full=0 PASS
                1598 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6851e5d0,dataout=ad67e25a,empty=0, full=0 PASS
                1602 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6851e5d0, dataout=ad67e25a, empty=0, full=0 PASS
                1606 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=03e9b707,dataout=ad67e25a,empty=0, full=0 PASS
```

```
1610 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=03e9b707,dataout=ad67e25a,empty=0, full=0 PASS
                1614 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=03e9b707,dataout=ad67e25a,empty=0, full=0 PASS
                1618 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=746affe8,dataout=ad67e25a,empty=0, full=0 PASS
                1622 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=746affe8, dataout=060a5d0c, empty=0, full=0 PASS
                1626 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=746affe8,dataout=060a5d0c,empty=0, full=0 PASS
                1630 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=76295bec,dataout=060a5d0c,empty=0, full=0 PASS
                1634 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=76295bec,dataout=5b60e5b6,empty=0, full=0 PASS
                1638 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=76295bec,dataout=5b60e5b6,empty=0, full=0 PASS
                1642 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=64e165c9, dataout=5b60e5b6, empty=0, full=0 PASS
                1646 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=64e165c9, dataout=5b60e5b6, empty=0, full=0 PASS
                1650 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=64e165c9, dataout=5b60e5b6, empty=0, full=0 PASS
                1654 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=ea5814d4, dataout=5b60e5b6, empty=0, full=0 PASS
                1658 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ea5814d4, dataout=ae78585c, empty=0, full=0 PASS
                1662 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=ea5814d4, dataout=ae78585c, empty=0, full=0 PASS
                1666 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=583125b0, dataout=ae78585c, empty=0, full=0 PASS
                1670 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=583125b0,dataout=6e8af5dd,empty=0, full=0 PASS
                1674 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=583125b0,dataout=6e8af5dd,empty=0, full=0 PASS
                1678 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ecb91ad9, dataout=6e8af5dd, empty=0, full=0 PASS
                1682 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ecb91ad9, dataout=bde0d27b, empty=0, full=0 PASS
                1686 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ecb91ad9, dataout=bde0d27b, empty=0, full=0 PASS
                1690 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=49b16f93,dataout=bde0d27b,empty=0, full=0 PASS
                1694 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=49b16f93,dataout=bde0d27b,empty=0, full=0 PASS
                1698 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=49b16f93, dataout=bde0d27b, empty=0, full=0 PASS
                1702 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=e471f8c8,dataout=bde0d27b,empty=0, full=0 PASS
                1706 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=e471f8c8,dataout=bde0d27b,empty=0, full=0 PASS
                1710 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=e471f8c8,dataout=bde0d27b,empty=0, full=0 PASS
                1714 clk_in=1, clk_out=1, reset=1, flush=0,insert=1,
remove=0, datain=4226a984, dataout=bde0d27b, empty=0, full=0 PASS
```

```
1718 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=4226a984, dataout=bde0d27b, empty=0, full=0 PASS
                1722 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=4226a984, dataout=bde0d27b, empty=0, full=0 PASS
                1726 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=897f1c12, dataout=bde0d27b, empty=0, full=0 PASS
                1730 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=897f1c12,dataout=71c129e3,empty=0, full=0 PASS
                1734 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=897f1c12, dataout=71c129e3, empty=0, full=0 PASS
                1738 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=e82b96d0,dataout=71c129e3,empty=0, full=0 PASS
                1742 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=e82b96d0,dataout=22119f44,empty=0, full=0 PASS
                1746 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=e82b96d0, dataout=22119f44, empty=0, full=0 PASS
                1750 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=6d8b87db,dataout=22119f44,empty=0, full=0 PASS
                1754 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6d8b87db,dataout=5d4a4dba,empty=0, full=0 PASS
                1758 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=6d8b87db,dataout=5d4a4dba,empty=0, full=0 PASS
                1762 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=80797c00,dataout=5d4a4dba,empty=0, full=0 PASS
                1766 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=80797c00, dataout=433e9786, empty=0, full=0 PASS
                1770 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=80797c00, dataout=433e9786, empty=0, full=0 PASS
                1774 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=8653620c,dataout=433e9786,empty=0, full=0 PASS
                1778 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=8653620c,dataout=746affe8,empty=0, full=0 PASS
                1782 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=8653620c,dataout=746affe8,empty=0, full=0 PASS
                1786 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=67d735cf,dataout=746affe8,empty=0, full=0 PASS
                1790 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=67d735cf,dataout=76295bec,empty=0, full=0 PASS
                1794 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=67d735cf,dataout=76295bec,empty=0, full=0 PASS
                1798 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=b4f9a469,dataout=76295bec,empty=0, full=0 PASS
                1802 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b4f9a469,dataout=64e165c9,empty=0, full=0 PASS
                1806 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b4f9a469,dataout=64e165c9,empty=0, full=0 PASS
                1810 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=ec3758d8,dataout=64e165c9,empty=0, full=0 PASS
                1814 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ec3758d8,dataout=64e165c9,empty=0, full=0 PASS
                1818 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=ec3758d8,dataout=64e165c9,empty=0, full=0 PASS
                1822 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=5c78b1b8,dataout=64e165c9,empty=0, full=0 PASS
```

```
1826 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=5c78b1b8, dataout=64e165c9, empty=0, full=0 PASS
                1830 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=5c78b1b8, dataout=64e165c9, empty=0, full=0 PASS
                1834 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=984d5a30,dataout=64e165c9,empty=0, full=0 PASS
                1838 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=984d5a30,dataout=64e165c9,empty=0, full=0 PASS
                1842 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=984d5a30,dataout=64e165c9,empty=0, full=0 PASS
                1846 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=6a15f5d4,dataout=64e165c9,empty=0, full=0 PASS
                1850 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6a15f5d4, dataout=ea5814d4, empty=0, full=0 PASS
                1854 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6a15f5d4, dataout=ea5814d4, empty=0, full=0 PASS
                1858 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=74a1ade9,dataout=ea5814d4,empty=0, full=0 PASS
                1862 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=74a1ade9, dataout=ea5814d4, empty=0, full=0 PASS
                1866 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=74a1ade9,dataout=ea5814d4,empty=0, full=0 PASS
                1870 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6d808bdb,dataout=ea5814d4,empty=0, full=0 PASS
                1874 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6d808bdb,dataout=49b16f93,empty=0, full=0 PASS
                1878 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6d808bdb,dataout=49b16f93,empty=0, full=0 PASS
                1882 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=e2ecdac5, dataout=49b16f93, empty=0, full=0 PASS
                1886 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=e2ecdac5, dataout=49b16f93, empty=0, full=0 PASS
                1890 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=e2ecdac5,dataout=49b16f93,empty=0, full=0 PASS
                1894 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=b302da66,dataout=49b16f93,empty=0, full=0 PASS
                1898 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=b302da66,dataout=e471f8c8,empty=0, full=0 PASS
                1902 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=b302da66,dataout=e471f8c8,empty=0, full=0 PASS
                1906 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=7c41aff8, dataout=e471f8c8, empty=0, full=0 PASS
                1910 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=7c41aff8,dataout=4226a984,empty=0, full=0 PASS
                1914 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=7c41aff8, dataout=4226a984, empty=0, full=0 PASS
                1918 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=70ef37e1, dataout=4226a984, empty=0, full=0 PASS
                1922 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=70ef37e1,dataout=80797c00,empty=0, full=0 PASS
                1926 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=70ef37e1,dataout=80797c00,empty=0, full=0 PASS
                1930 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=304e4d60,dataout=80797c00,empty=0, full=0 PASS
```

```
1934 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=304e4d60,dataout=80797c00,empty=0, full=0 PASS
                1938 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=304e4d60,dataout=80797c00,empty=0, full=0 PASS
                1942 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=322f7d6\overline{4}, dataout=80797c00, empty=0, full=0 PASS
                1946 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=322f7d64, dataout=80797c00, empty=0, full=0 PASS
                1950 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=322f7d64,dataout=80797c00,empty=0, full=0 PASS
                1954 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=bbbc5277,dataout=80797c00,empty=0, full=0 PASS
                1958 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=bbbc5277, dataout=8653620c, empty=0, full=0 PASS
                1962 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=bbbc5277,dataout=8653620c,empty=0, full=0 PASS
                1966 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=6a9fb9d5,dataout=8653620c,empty=0, full=0 PASS
                1970 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6a9fb9d5, dataout=b4f9a469, empty=0, full=0 PASS
                1974 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=6a9fb9d5,dataout=b4f9a469,empty=0, full=0 PASS
                1978 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=d57800aa,dataout=b4f9a469,empty=0, full=0 PASS
                1982 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=d57800aa,dataout=b4f9a469,empty=0, full=0 PASS
                1986 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=d57800aa,dataout=b4f9a469,empty=0, full=0 PASS
                1990 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=be9bbc7d,dataout=b4f9a469,empty=0, full=0 PASS
                1994 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=be9bbc7d,dataout=ec3758d8,empty=0, full=0 PASS
                1998 clk_in=1, clk_out=1, reset=1, flush=0,insert=0,
remove=0, datain=be9bbc7d,dataout=ec3758d8,empty=0, full=0 PASS
                2002 clk in=1, clk out=1, reset=1, flush=0,insert=1,
remove=0, datain=1e664d3c,dataout=ec3758d8,empty=0, full=0 PASS
                2006 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=0, datain=1e664d3c, dataout=ec3758d8, empty=0, full=0 PASS
                2010 clk in=1, clk out=1, reset=1, flush=0,insert=0,
remove=1, datain=1e664d3c,dataout=ec3758d8,empty=0, full=0 PASS
                2014 clk_in=1, clk_out=1, reset=0, flush=0,insert=0,
remove=0, datain=1e664d3c, dataout=00000000, empty=1, full=0 PASS
$finish called from file "fifo fixture.v", line 98.
$finish at simulation time
                                           2017
           VCS Simulation
                                         Report
Time: 2017
CPU Time:
              0.350 seconds;
                                Data structure size:
                                                           0.0Mb
Wed May 1 18:34:43 2019
```

```
read file -format verilog {"fifo.v"}
analyze -format verilog {fifo.v}
elaborate fifo -architecture verilog
set current design fifo
link
create clock "clk in" -period 1.65 -name "clk in"
set_input_delay -clock clk in -max -rise 0.4 "insert"
set input delay -clock clk in -min -rise 0.2 "insert"
set input delay -clock clk in -max -rise 0.4 "flush"
set_input_delay -clock clk_in -min -rise 0.2 "flush"
set_input_delay -clock clk in -max -rise 0.4 "data in"
set_input_delay -clock clk_in -min -rise 0.2 "data_in"
set output delay -clock clk in -max -rise 0.4 "full"
set output delay -clock clk in -min -rise 0.2 "full"
create clock "clk out" -period 3.3 -name "clk out"
set input delay -clock clk out -max -rise 0.4 "remove"
set_input_delay -clock clk_out -min -rise 0.2 "remove"
set_output_delay -clock clk_out -max -rise 0.4 "empty"
set output delay -clock clk out -min -rise 0.2 "empty"
set_output_delay -clock clk_out -max -rise 0.4 "data out"
set output delay -clock clk out -min -rise 0.2 "data out"
set dont touch network "clk in"
set dont touch network "clk out"
set \max area 0
set false path -from [get clocks {clk in}] -to [get clocks {clk out}]
set_operating_conditions -library "saed90nm typ" "TYPICAL"
compile -map effort high -boundary optimization
report attribute > report1
report area > report2
report constraints -all violators > report3
report timing -path full -delay max -max paths 1 -nworst 1 > report4
report timing -path full -delay min -max paths 1 -nworst 1 > report5
```





### Area Report Trial-3

\*\*\*\*\*\*\*\*

Report : area
Design : fifo

Version: I-2013.12-SP5-4

Date : Tue Apr 30 01:15:05 2019

\*\*\*\*\*\*\*\*\*

Information: Updating design information... (UID-85)

Library(s) Used:

saed90nm typ (File:

/netdisk/tmp/saed/SAED90\_EDK/SAED\_EDK90nm/Digital\_Standard\_cell\_Library/s
ynopsys/models/saed90nm typ.db)

| Number | of | ports:               | 72  |
|--------|----|----------------------|-----|
| Number | of | nets:                | 154 |
| Number | of | cells:               | 5   |
| Number | of | combinational cells: | 0   |
| Number | of | sequential cells:    | 0   |
| Number | of | macros/black boxes:  | 0   |
| Number | of | buf/inv:             | 0   |
| Number | of | references:          | 5   |

Combinational area: 128402.843143
Buf/Inv area: 12374.323473
Noncombinational area: 95447.349611
Macro/Black Box area: 0.000000
Net Interconnect area: 23500.373792

Total cell area: 223850.192755
Total area: 247350.566547

Trial-3

# **Constraint Report**

\*\*\*\*\*\*\*\*\*

Report : constraint

-all\_violators

Design : fifo

Version: I-2013.12-SP5-4

Date : Tue Apr 30 01:15:06 2019

\*\*\*\*\*\*\*\*\*

 $\max_{area}$ 

| Design | Required<br>Area | Actual<br>Area | Slack      |
|--------|------------------|----------------|------------|
| fifo   | 0.00             | 247350.56      | -247350.56 |

(VIOLATED)

Trial-3

## **Timing Report**

\*\*\*\*\*\*\*\*\*\*

Report : timing
-path full
-delay max
-max paths 1

Design : fifo

Version: I-2013.12-SP5-4

Date : Tue Apr 30 01:15:06 2019

\*\*\*\*\*\*\*\*

Operating Conditions: TYPICAL Library: saed90nm typ

Wire Load Model Mode: enclosed

Startpoint: r2w1/r2wsync ff2 reg[4]

(rising edge-triggered flip-flop clocked by clk in)

Endpoint: w1/wptr\_reg[3]

(rising edge-triggered flip-flop clocked by clk in)

Path Group: clk\_in Path Type: max

|        | Point                                                                                                 | Incr                 | Path         |
|--------|-------------------------------------------------------------------------------------------------------|----------------------|--------------|
| -<br>r | <pre>clock clk_in (rise edge) clock network delay (ideal) r2w1/r2wsync_ff2_reg[4]/CLK (DFFARX1)</pre> | 0.00<br>0.00<br>0.00 | 0.00         |
| f      | r2w1/r2wsync_ff2_reg[4]/Q (DFFARX1) r2w1/r2wsync_ff2[4] (sync_rd2wr_width8_depth7)                    | 0.19                 | 0.19         |
| f      | w1/r2wsync_ff2[4] (write_logic_depth7_width8)                                                         | 0.00                 | 0.19         |
| f      | w1/U50/Q (AND4X1)                                                                                     | 0.13                 | 1.15         |
| r      | w1/U5/Q (AND3X1)                                                                                      | 0.10                 | 1.22         |
| r      | w1/U55/Q (A022X1)                                                                                     | 0.10                 | 1.42<br>1.53 |

| r | w1/wptr_reg[3]/D (DFFARX1)                                          | 0.03  | 1.56         |
|---|---------------------------------------------------------------------|-------|--------------|
| _ | data arrival time                                                   |       | 1.56         |
|   | clock clk_in (rise edge)                                            | 1.65  | 1.65<br>1.65 |
| r | <pre>clock network delay (ideal) w1/wptr_reg[3]/CLK (DFFARX1)</pre> | 0.00  | 1.65         |
| _ | library setup time data required time                               | -0.09 | 1.56<br>1.56 |
|   | <br>data required time                                              |       | 1.56         |
|   | data arrival time                                                   |       | -1.56        |
|   | <br>slack (MET)                                                     |       | 0.00         |

Startpoint: r1/rptr\_reg[0]

(rising edge-triggered flip-flop clocked by clk\_out)

Endpoint: r1/rptr\_reg[0]

(rising edge-triggered flip-flop clocked by clk\_out)

Path Group: clk\_out Path Type: max

| Des/Clust/Port     | Wire Load Model | Library        |
|--------------------|-----------------|----------------|
| fifo               | 280000          | saed90nm_typ   |
| read_logic_depth7_ | width8<br>8000  | saed90nm typ   |
|                    | 0000            | saedyoniii cyp |

|                                                                                                                                                                                                                                                                                                                                              | 54545 51111                   |                                                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------|
| Point                                                                                                                                                                                                                                                                                                                                        | Incr                          | Path                                                                                                       |
| <pre>clock clk_out (rise edge) clock network delay (ideal) r1/rptr_reg[0]/CLK (DFFARX1) r1/rptr_reg[0]/Q (DFFARX1) r1/U47/Q (XOR2X1) r1/U43/QN (NOR4X0) r1/U42/QN (NAND4X0) r1/U41/QN (NOR2X0) r1/U28/QN (NOR3X0) r1/U27/Q (AO21X1) r1/U24/QN (NOR2X0) r1/U14/Q (OA21X1) r1/U5/Q (AO22X1) r1/rptr_reg[0]/D (DFFARX1) data arrival time</pre> | 0.00                          | 0.00 r<br>0.19 r<br>1.75 r<br>1.86 f<br>1.98 r<br>2.10 f<br>2.22 r<br>2.38 r<br>2.61 f<br>2.76 f<br>2.90 f |
| <pre>clock clk_out (rise edge) clock network delay (ideal) r1/rptr_reg[0]/CLK (DFFARX1) library setup time</pre>                                                                                                                                                                                                                             | 3.30<br>0.00<br>0.00<br>-0.06 | 3.30 r                                                                                                     |

| data required time                      | 3.24          |
|-----------------------------------------|---------------|
| data required time<br>data arrival time | 3.24<br>-2.94 |
| slack (MET)                             | 0.31          |

#### Timing Report for clk\_in-1 and clk\_out-2

Trial-1 \*\*\*\*\*\*\*\*\* Report : timing -path full -delay max -max paths 1 Design : fifo Version: I-2013.12-SP5-4 Date : Mon Apr 29 23:49:37 2019 Operating Conditions: TYPICAL Library: saed90nm typ Wire Load Model Mode: enclosed Startpoint: r2w1/r2wsync ff2 reg[3] (rising edge-triggered flip-flop clocked by clk in) Endpoint: w1/wptr reg[0] (rising edge-triggered flip-flop clocked by clk in) Path Group: clk in Path Type: max Des/Clust/Port Wire Load Model Library \_\_\_\_\_ fifo 280000 saed90nm typ write\_logic\_depth7\_width8 saed90nm typ Incr Path Point \_\_\_\_\_\_ 0.00 0.00 0.00 0.00 0.00 0.00 clock clk in (rise edge) clock network delay (ideal) r2w1/r2wsync\_ff2 reg[3]/CLK (DFFARX1) 0.19 0.19 r2w1/r2wsync ff2 reg[3]/Q (DFFARX1) 0.00 r2w1/r2wsync ff2[3] (sync rd2wr width8 depth7) 0.19 w1/r2wsync ff2[3] (write logic depth7 width8) 0.00 0.19 0.64 0.83 w1/U85/Q (XNOR2X2) 0.13 0.96 w1/U77/Q (AND4X1) 0.11 w1/U70/Q (AND4X1) 1.07 0.07 w1/U69/QN (NAND2X0) 1.14 w1/U65/Q (AND2X1) 0.10 1.24 0.09 1.33 w1/U67/Q (OA21X1) 0.10 1.43 w1/U58/Q (AO22X1)

|             | w1/wptr_reg[0]/D                                                                                                                      | (DFFARX1)                                                                                                                     |              | 0.03                                                 | 1.46                                         |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------|----------------------------------------------|
| r           | data arrival time                                                                                                                     |                                                                                                                               |              |                                                      | 1.46                                         |
|             | <pre>clock clk_in (rise clock network dela w1/wptr_reg[0]/CL</pre>                                                                    | ay (ideal)                                                                                                                    |              | 1.00<br>0.00<br>0.00                                 | 1.00<br>1.00<br>1.00                         |
| r           | library setup time data required time                                                                                                 |                                                                                                                               |              | -0.09                                                | 0.91                                         |
| -           | <br>data required time<br>data arrival time                                                                                           | e<br>                                                                                                                         |              |                                                      | 0.91<br>-1.46                                |
| -           | <br>slack (VIOLATED)                                                                                                                  |                                                                                                                               |              |                                                      | -0.55                                        |
|             | (rising Endpoint: r1/rptr                                                                                                             | edge-triggered fli                                                                                                            |              | _                                                    | )                                            |
|             | Des/Clust/Port                                                                                                                        | Wire Load Model                                                                                                               | Library      |                                                      |                                              |
|             |                                                                                                                                       |                                                                                                                               | =====1       |                                                      |                                              |
|             | fifo<br>read_logic_depth7                                                                                                             |                                                                                                                               | saed90nm_ty  |                                                      |                                              |
|             |                                                                                                                                       | 280000                                                                                                                        |              | o<br>O                                               | Path                                         |
| _           | Point  clock clk_out (risclock network delage)                                                                                        | 280000<br>_width8<br>8000                                                                                                     | saed90nm_ty  | o<br>O                                               | Path<br><br>0.00<br>0.00<br>0.00             |
| r           | Point  clock clk_out (risclock network delage)                                                                                        | 280000 _width8 8000  se edge) ay (ideal) reg[7]/CLK (DFFARX1)                                                                 | saed90nm_ty  | Incr<br><br>0.00<br>0.00                             | 0.00                                         |
| f           | Point  clock clk_out (risclock network delaw2r1/w2rsync_ff2_:                                                                         | 280000 _width8 8000  se edge) ay (ideal) reg[7]/CLK (DFFARX1)                                                                 | saed90nm_ty  | Incr<br>0.00<br>0.00<br>0.00                         | 0.00<br>0.00<br>0.00                         |
| f           | Point clock clk_out (risclock network delaw2r1/w2rsync_ff2_: w2r1/w2rsync_ff2_: w2r1/w2rsync_ff2[                                     | 280000 _width8 8000  se edge) ay (ideal) reg[7]/CLK (DFFARX1)                                                                 | saed90nm_tyj | 0.00<br>0.00<br>0.00<br>0.00                         | 0.00<br>0.00<br>0.00<br>0.00                 |
| f<br>f      | Point clock clk_out (risclock network delaw2r1/w2rsync_ff2_: w2r1/w2rsync_ff2_: w2r1/w2rsync_ff2[                                     | 280000 _width8 8000  se edge) ay (ideal) reg[7]/CLK (DFFARX1)  reg[7]/Q (DFFARX1)  7] (sync_wr2rd_width                       | saed90nm_tyj | 0.00<br>0.00<br>0.00<br>0.00<br>0.19                 | 0.00<br>0.00<br>0.00<br>0.19<br>0.19         |
| f<br>f<br>f | Point  clock clk_out (risclock network delaw2r1/w2rsync_ff2_: w2r1/w2rsync_ff2_: w2r1/w2rsync_ff2[7]                                  | 280000 _width8 8000  se edge) ay (ideal) reg[7]/CLK (DFFARX1)  reg[7]/Q (DFFARX1)  7] (sync_wr2rd_width                       | saed90nm_tyj | 0.00<br>0.00<br>0.00<br>0.00<br>0.19<br>0.00         | 0.00<br>0.00<br>0.00<br>0.19<br>0.19         |
| f<br>f      | Pointclock clk_out (risclock network delaw2r1/w2rsync_ff2_: w2r1/w2rsync_ff2_: w2r1/w2rsync_ff2[' r1/w2rsync_ff2[7] r1/U6/Z (NBUFFX4) | 280000 _width8 8000  se edge) ay (ideal) reg[7]/CLK (DFFARX1)  reg[7]/Q (DFFARX1)  7] (sync_wr2rd_width   (read_logic_depth7_ | saed90nm_tyj | 0.00<br>0.00<br>0.00<br>0.00<br>0.19<br>0.00<br>0.00 | 0.00<br>0.00<br>0.00<br>0.19<br>0.19<br>0.19 |

| f | r1/U59/QN (NOR3X0)                                                                            | 0.11                 | 1.39                 |
|---|-----------------------------------------------------------------------------------------------|----------------------|----------------------|
| f | r1/U58/Q (AO21X1)                                                                             | 0.11                 | 1.50                 |
| _ | r1/U55/QN (NOR2X0)                                                                            | 0.09                 | 1.59                 |
| r | r1/U53/Q (OA21X1)                                                                             | 0.11                 | 1.70                 |
| r | r1/U50/Q (AO22X1)                                                                             | 0.12                 | 1.82                 |
| r | r1/rptr_reg[4]/D (DFFARX1)                                                                    | 0.03                 | 1.85                 |
| r | data arrival time                                                                             |                      | 1.85                 |
| ~ | <pre>clock clk_out (rise edge) clock network delay (ideal) r1/rptr_reg[4]/CLK (DFFARX1)</pre> | 2.00<br>0.00<br>0.00 | 2.00<br>2.00<br>2.00 |
| r | library setup time data required time                                                         | -0.09                | 1.91                 |
|   |                                                                                               |                      |                      |
|   | data required time data arrival time                                                          |                      | 1.91<br>-1.85        |
|   |                                                                                               |                      |                      |
|   | slack (MET)                                                                                   |                      | 0.06                 |

#### Timing Report for clk in 2 and clk out1

\*\*\*\*\*\*\*

Report : timing
-path full
-delay max
-max paths 1

Design : fifo

Version: I-2013.12-SP5-4

Date : Tue Apr 30 00:08:06 2019

Operating Conditions: TYPICAL Library: saed90nm\_typ

Wire Load Model Mode: enclosed

Startpoint: r2w1/r2wsync\_ff2\_reg[3]

(rising edge-triggered flip-flop clocked by clk in)

Endpoint: w1/wptr reg[3]

(rising edge-triggered flip-flop clocked by clk in)

Path Group: clk\_in Path Type: max

| Point                                                                                                   | Incr                 | Path                 |
|---------------------------------------------------------------------------------------------------------|----------------------|----------------------|
|                                                                                                         |                      |                      |
| <pre>clock clk_in (rise edge) clock network delay (ideal) r2w1/r2wsync_ff2_reg[3]/CLK (DFFARX1) r</pre> | 0.00<br>0.00<br>0.00 | 0.00<br>0.00<br>0.00 |
| r2w1/r2wsync_ff2_reg[3]/Q (DFFARX1)                                                                     | 0.17                 | 0.17                 |
| r2w1/r2wsync_ff2[3] (sync_rd2wr_width8_depth7)                                                          | 0.00                 | 0.17                 |
| r w1/r2wsync_ff2[3] (write_logic_depth7_width8)                                                         | 0.00                 | 0.17                 |
| r<br>w1/U92/Q (XOR2X1)                                                                                  | 0.94                 | 1.11                 |
| r<br>w1/U96/Q (OR4X1)                                                                                   | 0.15                 | 1.26                 |
| r<br>w1/U100/QN (NOR4X0)                                                                                | 0.11                 | 1.37                 |
| f w1/u84/Qn (NAND2X0)                                                                                   | 0.09                 | 1.46                 |
| r<br>w1/U83/Q (AND3X1)                                                                                  | 0.14                 | 1.60                 |
| r<br>w1/U79/Q (OA21X1)<br>r                                                                             | 0.13                 | 1.74                 |

|        | w1/U55/Q (AO22X1)                                                                                                                                            |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.12                                                 | 1.85                                 |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------|
| r      | w1/wptr_reg[3]/D (                                                                                                                                           | DFFARX1)                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.03                                                 | 1.89                                 |
| r      | data arrival time                                                                                                                                            |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      | 1.89                                 |
| 200    | <pre>clock clk_in (rise clock network dela w1/wptr_reg[3]/CLK</pre>                                                                                          | ıy (ideal)                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.00<br>0.00<br>0.00                                 | 2.00<br>2.00<br>2.00                 |
| r      | library setup time data required time                                                                                                                        |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -0.09                                                | 1.91                                 |
| _      | <br>data required time<br>data arrival time                                                                                                                  | ÷                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      | 1.91                                 |
| _      | <br>slack (MET)                                                                                                                                              |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      | 0.03                                 |
|        | <pre>Endpoint: r1/read_</pre>                                                                                                                                | ig edge-trigger<br>addr_reg[1]<br>edge-triggered                                                                           | [3] ed flip-flop clocked                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <del>-</del> –                                       |                                      |
|        | Path Group: clk_ou<br>Path Type: max                                                                                                                         | IT                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |                                      |
|        |                                                                                                                                                              |                                                                                                                            | el Library                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                      |                                      |
|        | Path Type: max  Des/Clust/Port  fifo                                                                                                                         | Wire Load Mod<br>280000                                                                                                    | el Library<br><br>saed90nm_t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ур                                                   |                                      |
|        | Path Type: max  Des/Clust/Port                                                                                                                               | Wire Load Mod<br>280000                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |                                      |
|        | Path Type: max  Des/Clust/Port  fifo                                                                                                                         | Wire Load Mod<br><br>280000<br>width8                                                                                      | saed90nm_t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                      | Path                                 |
|        | Path Type: max  Des/Clust/Port  fifo read_logic_depth7_                                                                                                      | Wire Load Mod 280000 width8 8000                                                                                           | saed90nm_t;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ур                                                   | Path<br><br>0.00<br>0.00<br>0.00     |
| r      | Path Type: max  Des/Clust/Port fifo read_logic_depth7_  Point clock clk_out (risclock network dela                                                           | Wire Load Mod 280000 width8 8000 see edge) y (ideal) eeg[3]/CLK (DFF                                                       | saed90nm_t; saed90nm_t; saed90nm_t;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Incr<br><br>0.00<br>0.00                             | 0.00                                 |
| r      | Path Type: max  Des/Clust/Port  fifo read_logic_depth7_  Point  clock clk_out (ris clock network delaw2r1/w2rsync_ff2_re                                     | Wire Load Mod  280000 width8 8000  se edge) y (ideal) reg[3]/CLK (DFF                                                      | saed90nm_t; saed90nm_t; saed90nm_t; ARX1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Incr<br>0.00<br>0.00<br>0.00                         | 0.00                                 |
| r<br>r | Path Type: max  Des/Clust/Port  fifo read_logic_depth7_  Point  clock clk_out (ris clock network dela w2r1/w2rsync_ff2_r  w2r1/w2rsync_ff2_r                 | Wire Load Mod  280000 width8 8000  se edge) y (ideal) reg[3]/CLK (DFF  reg[3]/Q (DFFAR  (seg[3]/Q (DFFAR  (seg[3]/Q (DFFAR | saed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_ty | 0.00<br>0.00<br>0.00<br>0.00                         | 0.00<br>0.00<br>0.00<br>0.00         |
| r<br>r | Path Type: max  Des/Clust/Port fifo read_logic_depth7_  Point clock clk_out (ris clock network dela w2r1/w2rsync_ff2_r w2r1/w2rsync_ff2_r w2r1/w2rsync_ff2_r | Wire Load Mod  280000 width8 8000  se edge) y (ideal) reg[3]/CLK (DFF  reg[3]/Q (DFFAR  (seg[3]/Q (DFFAR  (seg[3]/Q (DFFAR | saed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_ty | Incr<br>0.00<br>0.00<br>0.00<br>0.17<br>0.00         | 0.00<br>0.00<br>0.00<br>0.00         |
| r<br>r | Path Type: max  Des/Clust/Port  fifo read_logic_depth7_  Point  clock clk_out (ris clock network delaw2r1/w2rsync_ff2_rw2r1/w2rsync_ff2_rw2r1/w2rsync_ff2[3] | Wire Load Mod  280000 width8 8000  se edge) y (ideal) reg[3]/CLK (DFF  reg[3]/Q (DFFAR  (seg[3]/Q (DFFAR  (seg[3]/Q (DFFAR | saed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_tysaed90nm_ty | Incr<br>0.00<br>0.00<br>0.00<br>0.17<br>0.00<br>0.00 | 0.00<br>0.00<br>0.00<br>0.17<br>0.17 |

| r | r1/U92/QN (NAND4X0)                                                                                | 0.09                 | 1.02                 |
|---|----------------------------------------------------------------------------------------------------|----------------------|----------------------|
| f | r1/U102/QN (NOR2X0)                                                                                | 0.10                 | 1.11                 |
| _ | r1/U28/QN (NOR2X0)                                                                                 | 0.10                 | 1.22                 |
| r | r1/U26/Q (AO21X1)                                                                                  | 0.13                 | 1.35                 |
| r | r1/U70/Q (AO22X1)                                                                                  | 0.13                 | 1.48                 |
| r | r1/read_addr_reg[1]/D (DFFARX1)                                                                    | 0.03                 | 1.51                 |
| r | data arrival time                                                                                  |                      | 1.51                 |
| ~ | <pre>clock clk_out (rise edge) clock network delay (ideal) r1/read_addr_reg[1]/CLK (DFFARX1)</pre> | 1.00<br>0.00<br>0.00 | 1.00<br>1.00<br>1.00 |
| r | library setup time data required time                                                              | -0.09                | 0.91<br>0.91         |
|   |                                                                                                    |                      |                      |
|   | data required time data arrival time                                                               |                      | 0.91<br>-1.51        |
| _ |                                                                                                    |                      |                      |
|   | slack (VIOLATED)                                                                                   |                      | -0.60                |



```
module write logic#(parameter depth = 7, width = 8)(input
clk in,insert,reset,flush,input [depth : 0]r2wsync ff2,input[31:0]
data in, output reg [depth-1: 0] write addr, output reg [depth: 0] wptr,
output reg write enable, full, output reg[31:0] temp data in);
parameter[2:0] idle=3'b001, s0=3'b010,s1=3'b100;
reg[2:0] current state, next state;
reg [31:0] temp4;
always@(posedge clk in, negedge reset)
begin
      if(!reset)
            current state<=idle;</pre>
      else if(flush)
            current state<=idle;</pre>
      else
            current state<=next state;</pre>
end
always@(*)
begin
case(current_state)
      idle:
            if(insert)
                  next state=s0;
            else
                  next_state=idle;
      s0:
            if(insert)
                  next state=s0;
            else
                  next state=s1;
      s1:
            if (insert)
                  next state=s0;
            else
                  next state=s1;
            default: next_state=idle;
endcase
end
always@(posedge clk in, negedge reset)
begin
      if(!reset)
      begin
            full<=0;
            write enable <= 0;</pre>
            write addr <= 0;</pre>
            wptr <=0;
      end
      else if(flush)
      begin
            full<=0;
            write enable <= 0;</pre>
            write addr <= 0;</pre>
```

```
wptr <=0;
      end
      else
      case(current_state)
             idle:
             begin
                   full<=0;
                   write enable <= 0;</pre>
                   write addr <= 0;</pre>
                   wptr <=0;
             end
             s0:
             begin
                    if (wptr[depth-1:0] == r2wsync ff2[depth-1:0] &&
wptr[depth] != r2wsync ff2[depth])
                   begin
                          full<=1'b1;
                          write enable <= 1'b0;</pre>
                          write addr <= write addr;</pre>
                          wptr \leq wptr;
                   end
                   else
                   begin
                          full<=1'b0;
                          write enable <= 1'b1;</pre>
                          write addr <= wptr[width-2:0];</pre>
                          if(wptr == 8'b11111111)
                                 wptr <= 8'h0;
                          else begin
                                 wptr <= wptr+1;</pre>
                          end
                   end
             end
             s1:
             begin
                    if(!(wptr[depth-1:0] == r2wsync ff2[depth-1:0] &&
wptr[depth] != r2wsync ff2[depth]))
                   begin
                          full<=0;
                          write enable <= 0;</pre>
                          write addr <= write addr;</pre>
                          wptr <= wptr;</pre>
                   end
                   else
                   begin
                          full<=full;
                          write enable <= 0;</pre>
                          write addr <= write addr;</pre>
                          wptr <= wptr;</pre>
                   end
             end
endcase
```

```
end
always @ (posedge clk_in or negedge reset)
begin
    if(!reset)
        temp_data_in<=32'h0;
    else
    begin
        temp4<=data_in;
        temp_data_in<=temp4;
    end
end
end
endmodule</pre>
```

```
module read logic #(parameter depth = 7, width = 8)(input
clk out, remove, reset, syn flush, input [depth: 0]w2rsync ff2, output reg
[depth-1:0]read addr, output reg [depth:0]rptr, output reg
read enable, empty );
parameter[2:0] idle=3'b001, s0=3'b010,s1=3'b100;
reg[2:0] current state, next state;
always@(posedge clk out, negedge reset)
begin
      if(!reset)
            current state<=idle;</pre>
      else if (syn flush)
            current state<=idle;</pre>
      else
            current state<=next state;</pre>
end
always@(*)
begin
      case(current_state)
            idle:
                  if(remove)
                        next state=s0;
                  else
                        next state=idle;
            s0:
                  if(remove)
                        next state=s0;
                  else
                        next state=s1;
            s1:
                  if (remove)
                        next state=s0;
                  else
                        next state=s1;
            default:
                        next state=idle;
      endcase
end
always@(posedge clk out, negedge reset)
begin
      if(!reset)
      begin
            empty<=1'b1;
            read enable <= 0;</pre>
            read addr <= 0;</pre>
            rptr <=0;
      end
      else if(syn_flush)
```

```
begin
      empty<=1'b1;
      read enable <= 0;</pre>
      read_addr <= 0;</pre>
      rptr <=0;
end
else
case(current state)
      idle:
      begin
             if(w2rsync ff2[depth:0]>0)
                    empty\leq=1'b0;
             else
             begin
                    empty<=1'b1;
                    read enable <= 0;</pre>
                    read addr <= 0;</pre>
                    rptr <= 0;
             end
      end
      s0:
      begin
             if(rptr[depth:0] == w2rsync ff2[depth:0])
             begin
                    empty<=1'b1;
                    read enable <= 1'b0;</pre>
                    read addr <= read addr;</pre>
                    rptr <= rptr;</pre>
             end
             else
             begin
                    read addr<=rptr[width-2:0];</pre>
                    empty<=1'b0;
                    read enable<=1'b1;</pre>
                    if(rptr==8'b11111111)
                           rptr<=8'h0;
                    else
                           rptr<=rptr+1;</pre>
             end
      end
      s1:
      begin
             if(rptr[depth:0] !=w2rsync ff2[depth:0])
                    empty<=1'b0;
      else
      begin
             empty<=empty;</pre>
             rptr<=rptr;</pre>
             read enable<=1'b0;</pre>
             read addr<=read addr;</pre>
      end
```

end

endcase
end
endmodule

### **Improvised Timing Report with OneHot**

\*\*\*\*\*\*\*\*\*

Report : timing
-path full
-delay max
-max paths 1

Design : fifo

Version: I-2013.12-SP5-4

Date : Tue Apr 30 01:00:15 2019

\*\*\*\*\*\*\*\*

Operating Conditions: TYPICAL Library: saed90nm typ

Wire Load Model Mode: enclosed

Startpoint: r2w1/r2wsync ff2 reg[2]

(rising edge-triggered flip-flop clocked by clk in)

Endpoint: w1/wptr\_reg[6]

(rising edge-triggered flip-flop clocked by clk in)

Path Group: clk\_in Path Type: max

| Point                                                                                      | Incr                 | Path |
|--------------------------------------------------------------------------------------------|----------------------|------|
| clock clk_in (rise edge) clock network delay (ideal) r2w1/r2wsync_ff2_reg[2]/CLK (DFFARX1) | 0.00<br>0.00<br>0.00 | 0.00 |
| r r2w1/r2wsync_ff2_reg[2]/Q (DFFARX1) f                                                    | 0.19                 | 0.19 |
| r2w1/r2wsync_ff2[2] (sync_rd2wr_width8_depth7)                                             | 0.00                 | 0.19 |
| <pre>w1/r2wsync_ff2[2] (write_logic_depth7_width8) f</pre>                                 | 0.00                 | 0.19 |
| w1/U82/Q (XNOR2X2)                                                                         | 0.66                 | 0.84 |
| w1/U66/QN (NOR2X0)<br>f                                                                    | 0.09                 | 0.93 |
| w1/U62/QN (NAND2X0)                                                                        | 0.07                 | 1.00 |
| w1/U60/QN (NOR2X0)<br>f                                                                    | 0.09                 | 1.10 |
| w1/U78/QN (NAND2X0)                                                                        | 0.07                 | 1.17 |
| w1/U91/QN (NAND2X0)<br>f                                                                   | 0.07                 | 1.24 |

|        | w1/U92/QN (AOI21X1)                                                                                                                                                                                                                                     |                                        | 0.13                         | 1.36                         |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|------------------------------|
| r      | w1/U51/Q (AO22X1)                                                                                                                                                                                                                                       |                                        | 0.12                         | 1.48                         |
| r      | w1/wptr_reg[6]/D (DFFARX1)                                                                                                                                                                                                                              |                                        | 0.03                         | 1.51                         |
| r      | data arrival time                                                                                                                                                                                                                                       |                                        |                              | 1.51                         |
| r      | <pre>clock clk_in (rise edge) clock network delay (ideal) w1/wptr_reg[6]/CLK (DFFARX1)</pre>                                                                                                                                                            |                                        | 1.60<br>0.00<br>0.00         | 1.60<br>1.60<br>1.60         |
| T      | library setup time data required time                                                                                                                                                                                                                   |                                        | -0.09                        | 1.51                         |
| _      |                                                                                                                                                                                                                                                         |                                        |                              |                              |
|        | data required time data arrival time                                                                                                                                                                                                                    |                                        |                              | 1.51                         |
|        |                                                                                                                                                                                                                                                         |                                        |                              |                              |
|        | slack (MET)                                                                                                                                                                                                                                             |                                        |                              | 0.00                         |
|        | <pre>Endpoint: r1/rptr_reg[7]</pre>                                                                                                                                                                                                                     | lop clocked by                         | clk_out)                     |                              |
|        | Des/Clust/Port Wire Load Model                                                                                                                                                                                                                          |                                        |                              |                              |
|        |                                                                                                                                                                                                                                                         | Library                                |                              |                              |
|        | fifo 280000                                                                                                                                                                                                                                             | Library<br><br>saed90nm_typ            |                              |                              |
|        | fifo 280000 read_logic_depth7_width8_DW01_inc_0 ForQA                                                                                                                                                                                                   |                                        |                              |                              |
|        | fifo 280000 read_logic_depth7_width8_DW01_inc_0                                                                                                                                                                                                         | saed90nm_typ                           |                              |                              |
|        | fifo 280000 read_logic_depth7_width8_DW01_inc_0 ForQA read_logic_depth7_width8                                                                                                                                                                          | saed90nm_typ                           | Incr                         | Path                         |
|        | fifo 280000 read_logic_depth7_width8_DW01_inc_0                                                                                                                                                                                                         | saed90nm_typ                           | Incr                         | Path                         |
|        | fifo 280000 read_logic_depth7_width8_DW01_inc_0                                                                                                                                                                                                         | saed90nm_typ                           | Incr<br>0.00<br>0.00<br>0.00 | Path 0.00 0.00 0.00          |
| r<br>f | fifo 280000 read_logic_depth7_width8_DW01_inc_0                                                                                                                                                                                                         | saed90nm_typ                           | 0.00                         | 0.00                         |
| r<br>f | fifo 280000  read_logic_depth7_width8_DW01_inc_0 ForQA  read_logic_depth7_width8 8000  Point                                                                                                                                                            | saed90nm_typ saed90nm_typ saed90nm_typ | 0.00<br>0.00<br>0.00<br>0.21 | 0.00<br>0.00<br>0.00<br>0.00 |
|        | fifo 280000  read_logic_depth7_width8_DW01_inc_0 ForQA  read_logic_depth7_width8 8000  Point  clock clk_out (rise edge) clock network delay (ideal) r1/rptr_reg[1]/CLK (DFFARX1)  r1/rptr_reg[1]/Q (DFFARX1)  r1/add_90/A[1] (read_logic_depth7_width8) | saed90nm_typ saed90nm_typ saed90nm_typ | 0.00<br>0.00<br>0.00         | 0.00                         |
| f      | fifo 280000  read_logic_depth7_width8_DW01_inc_0 ForQA  read_logic_depth7_width8 8000  Point                                                                                                                                                            | saed90nm_typ saed90nm_typ saed90nm_typ | 0.00<br>0.00<br>0.00<br>0.21 | 0.00<br>0.00<br>0.00<br>0.00 |

| f      | r1/add_90/U1_1_3/C1 (HADDX1)                                                                  | 0.15                 | 2.00                 |
|--------|-----------------------------------------------------------------------------------------------|----------------------|----------------------|
| I<br>f | r1/add_90/U1_1_4/C1 (HADDX1)                                                                  | 0.15                 | 2.15                 |
| I<br>f | r1/add_90/U1_1_5/C1 (HADDX1)                                                                  | 0.15                 | 2.29                 |
| I<br>f | r1/add_90/U1_1_6/C1 (HADDX1)                                                                  | 0.15                 | 2.44                 |
|        | r1/add_90/U2/Q (XOR2X1)                                                                       | 0.13                 | 2.57                 |
| r      | r1/add_90/SUM[7] (read_logic_depth7_width8_DW01_inc_0)                                        | 0.00                 | 2.57                 |
| r      | r1/U7/Q (AO22X1)                                                                              | 0.10                 | 2.67                 |
| r      | r1/rptr_reg[7]/D (DFFARX1)                                                                    | 0.03                 | 2.70                 |
| r      | data arrival time                                                                             |                      | 2.70                 |
|        | <pre>clock clk_out (rise edge) clock network delay (ideal) r1/rptr_reg[7]/CLK (DFFARX1)</pre> | 3.20<br>0.00<br>0.00 | 3.20<br>3.20<br>3.20 |
| r      | library setup time data required time                                                         | -0.09                | 3.11                 |
|        | data required time<br>data arrival time                                                       | <b>-</b>             | 3.11                 |
|        | <br>slack (MET)                                                                               |                      | 0.41                 |