# Asynchronous Systems Cache Coherence - Project Design

Karthik Reddy - 109721778

# **Project Description:**

Implement MESI protocol in DistAlgo[1].

Verify correctness of the MESI protocol implementation.

Comprehensive comparison of cache coherence protocols in DistAlgo.

Measure the performance metrics of various cache coherence protocols on benchmarks and compare with other protocols.

## **Project Design:**

Consider a distributed shared memory system. Each process(think Processor) has its own local cache(think L1,L2 cache) of data, cached from a large memory database(think main memory). We demonstrate and compare the performance of various cache coherence protocols, which are used to make these local caches of memory, coherent.

There are 3 main classes. Processor, MESI\_cache\_controller and MESI\_directory\_controller.

Processor: Each Processor runs as a separate process, each having its own trace file. Each Processor process communicates with its own Cache Controller. Cache Controller runs as a separate process. Processor and Cache controller communicate through messages. Processor reads the trace file and issues load/store instructions to the Cache Controller process. Cache Controller once it executes the instruction acknowledges the Processor which sends the next instruction for the cache to execute.

MESI\_cache\_controller: This is the Cache Controller process associated with each Processor object. Cache controller is internally represented as a state machine. There are two types of transitions possible: local and remote. Remote transitions are in response to the other caches or the directory controller. Each cache controller has a reference to the Directory Controller. The cache controller communicates(unicast message) with the directory controller as per the MESI protocol. The cache controller also receives messages from the directory controller.

MESI\_directory\_controller: This is the Directory Controller object. Receives messages from cache controllers. Queues up these requests and according to MESI protocol, performs actions. Internally represented as a state machine. Stores "state", "owner" and a list of "sharers" for every cache line. Uses this information to track the status of the cache and the data they cache.

# **Brief description of MESI protocol:**

Every cache line is marked with one of the four following states (coded in two additional bits):

#### Modified

The cache line is present only in the current cache, and is dirty; it has been modified from the value in main memory. The cache is required to write the data back to main memory at some time in the future, before permitting any other read of the (no longer valid) main memory state. The write-back changes the line to the Exclusive state.

#### **Exclusive**

The cache line is present only in the current cache, but is clean; it matches main memory. It may be changed to the Shared state at any time, in response to a read request. Alternatively, it may be changed to the Modified state when writing to it.

#### Shared

Indicates that this cache line may be stored in other caches of the machine and is clean; it matches the main memory. The line may be discarded (changed to the Invalid state) at any time.

#### Invalid

Indicates that this cache line is invalid (unused).

More information on the MESI is provided by [2].

Following are the state diagrams and state machine (cache and directory controller) transitions of the MESI protocol.





#### Transitions from I or S to M. Transition from E to M is silent.



| TABLE 8.4: MESI Directory Protocol—Directory Controller |                                                                                                           |                                                                                         |                                                          |                                                         |                                                                |                                                       |                                          |                                                       |                           |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------------------------------------------|---------------------------|
|                                                         | GetS                                                                                                      | GetM                                                                                    | PutS-<br>NotLast                                         | PutS-Last                                               | PutM+data<br>from Owner                                        | PutM from<br>Non-Owner                                | PutE (no data)<br>from Owner             | PutE from<br>Non-Owner                                | Data                      |
| 1                                                       | send Exclusive<br>data to Req, set<br>Owner to Req/E                                                      | send data to<br>Req, set Owner<br>to Req/M                                              | send Put-<br>Ack to Req                                  | send Put-Ack<br>to Req                                  |                                                                | send Put-Ack to<br>Req                                |                                          | send Put-Ack<br>to Req                                |                           |
| s                                                       | send data to Keq,<br>add Req to Shar-<br>ers                                                              | send data to<br>Req, send Inv<br>to Sharers,<br>clear Sharers,<br>set Owner to<br>Req/M | remove Req<br>from Shar-<br>ers, send Put-<br>Ack to Req | remove Req<br>from Sharers,<br>send Put-Ack<br>to Req/I |                                                                | remove Req<br>from Sharers,<br>send Put-Ack to<br>Req |                                          | remove Req<br>from Sharers,<br>send Put-Ack<br>to Req |                           |
| Е                                                       | forward GetS<br>to Owner, make<br>Owner sharer,<br>add Req to<br>Sharers, clear<br>Owner/S <sup>D</sup>   | forward GetM<br>to Owner, set<br>Owner to<br>Req/M                                      | send Put-<br>Ack to Req                                  | send Put-<br>Ack to Req                                 | copy data to<br>mem, send Put-<br>Ack to Req,<br>clear Owner/I | send Put-Ack<br>to Req                                | send Put-Ack to<br>Req, clear<br>Owner/I | send Put-Ack<br>to Req                                |                           |
| М                                                       | torward GetS to<br>Owner, make<br>Owner sharer,<br>add Req to Shar-<br>ers, clear<br>Owner/S <sup>D</sup> | forward GetM<br>to owner, set<br>Owner to Req                                           | send Put-Ack<br>to Req                                   | send Put-Ack<br>to Req                                  | copy data to<br>mem, send Put-<br>Ack to Req, clear<br>Owner/I | send Put-Ack to<br>Req                                |                                          | send Put-Ack<br>to Req                                |                           |
| 2 <sub>D</sub>                                          | stall                                                                                                     | stall                                                                                   | remove Req<br>from Shar-<br>ers, send Put-<br>Ack to Req | remove Req<br>from Sharers,<br>send Put-Ack<br>to Req   |                                                                | remove Req<br>from Sharers,<br>send Put-Ack to<br>Req |                                          | remove Req<br>from Sharers,<br>send Put-Ack<br>to Req | copy data to<br>LLC/mem/S |

|                  |                                     |                          | TABLE                                            | 8.3: MESI I                                 | Directory P                         | rotocol—                                | Cache   | Contr                      | oller                    |                          |                    |         |              |
|------------------|-------------------------------------|--------------------------|--------------------------------------------------|---------------------------------------------|-------------------------------------|-----------------------------------------|---------|----------------------------|--------------------------|--------------------------|--------------------|---------|--------------|
|                  | load                                | agone                    | replacement                                      | Fwd-GetS                                    | Fwd-GetM                            | M                                       | Put-Ack | Exclusive data<br>from Dir | Data from<br>Dir (ack=0) | Data from<br>Dir (ack>0) | Data from<br>Owner | Inv-Ack | Last-Inv-Ack |
| 1                | send GetS<br>to Dir/IS <sup>D</sup> | send GetM to<br>Dir/IMAD |                                                  |                                             |                                     |                                         |         |                            |                          |                          |                    |         |              |
| IS <sup>D</sup>  | stall                               | stall                    | stall                                            |                                             |                                     | stall                                   |         | -/E                        | -/S                      |                          | -/S                |         |              |
| IM <sup>AD</sup> | stall                               | stall                    | stall                                            | stall                                       | stall                               |                                         |         |                            | -/M                      | -/IM <sup>A</sup>        | -/M                | ack     |              |
| IM <sup>A</sup>  | stall                               | stall                    | stall                                            | stall                                       | stall                               |                                         |         |                            |                          |                          |                    | ack     | -/M          |
| S                | hit                                 | send GetM to<br>Din/SMAD | send PutS to<br>Din/Sl <sup>A</sup>              |                                             |                                     | send Inv-Ack<br>to Req/I                |         |                            |                          |                          |                    |         |              |
| SM <sup>AD</sup> | hit                                 | stall                    | stall                                            | stall                                       | stall                               | send Inv-Ack<br>to Req/IM <sup>AD</sup> |         |                            | -/M                      | -/SM <sup>A</sup>        | -/M                | ack     |              |
| SM <sup>A</sup>  | hit                                 | stall                    | stall                                            | stall                                       | stall                               |                                         |         |                            |                          |                          |                    | ack     | -/M          |
| М                | hit                                 | hit                      | send<br>PutM+data<br>to Din/MI <sup>A</sup>      | send data to Req<br>and Dir/S               | send data to<br>Req/I               |                                         |         |                            |                          |                          |                    |         |              |
| Е                | hit                                 | hit/M                    | send PutE<br>(no data) to<br>Dir/EI <sup>A</sup> | send data to Req<br>and Din/S               | send data to<br>Req/I               |                                         |         |                            |                          |                          |                    |         |              |
| MI <sup>A</sup>  | stall                               | stall                    | stall                                            | send data to Req<br>and Dir/SI <sup>A</sup> | send data to<br>Req/II <sup>A</sup> |                                         | -/I     |                            |                          |                          |                    |         |              |
| EIA              | stall                               | stall                    | stall                                            | send data to Req<br>and Din/SI <sup>A</sup> | send data to<br>Req/II <sup>A</sup> |                                         | -/1     |                            |                          |                          |                    |         |              |
| SI <sup>A</sup>  | stall                               | stall                    | stall                                            |                                             |                                     | send Inv-Ack<br>to Reg/II <sup>A</sup>  | -/I     |                            |                          |                          |                    |         |              |
| II <sup>A</sup>  | stall                               | stall                    | stall                                            |                                             |                                     |                                         | -/I     |                            |                          |                          |                    |         |              |

# MESI implementation in DistAlgo:

Please refer to "mesi\_protocol.txt" for information on the implementation. It is an extracted Pydoc file which explains briefly the implementation, various API within the code and instructions to execute the driver program.

My DistAlgo implementation completely implements the above state diagrams, handling almost if not all of the race conditions between different states and different messages.

Code repository: <a href="https://github.com/karthikbox/cache\_coherence/tree/mesi\_implementation">https://github.com/karthikbox/cache\_coherence/tree/mesi\_implementation/main.da</a>
<a href="https://github.com/karthikbox/cache\_coherence/blob/mesi\_implementation/main.da">https://github.com/karthikbox/cache\_coherence/blob/mesi\_implementation/main.da</a>

**Total lines of Code: 888** 

API Pydoc: mesi\_protocol.txt in my project page or

https://github.com/karthikbox/cache\_coherence/blob/mesi\_implementation/mesi\_protocol.txt **Traces:** https://github.com/karthikbox/cache\_coherence/tree/mesi\_implementation/traces

Instructions to run the driver file:

\$ python3 -m da main.da <#processors> ./traces

### **Correctness:**

MESI protocol ensures sequential consistency. Sequential consistency has the following requirements:

- Instructions issued at each Processor are executed in the same order
- 2. Read instruction on a particular address reflects the most recent write on that address by anyone in the system

In my implementation, logical clocks are used to get the global order of reads and writes issued by each processor. Following is an instance of the global order. With the help of this global order, we can verify sequential consistency properties 1 and 2 easily. Thus correctness is verified.

```
==Load/Store global order===
('localhost', 36225) : load 0x11111111 555
('localhost', 11198) : store 0x11111111 301
('localhost', 11198) : load 0x11111111 302
('localhost', 11198) : store 0x11111111 302
('localhost', 11198) : load 0x11111111 302
('localhost', 25576) : store 0x11111112 401
('localhost', 33993) : load 0x11111112 401
('localhost', 36225) : store 0x11111112 401
('localhost', 36225) : store 0x11111111 201
('localhost', 36225) : load 0x11111111 201
('localhost', 36225) : store 0x11111111 201
('localhost', 36225) : store 0x11111111 202
('localhost', 25576) : load 0x11111111 202
('localhost', 25576) : load 0x11111111 202
('localhost', 25576) : load 0x11111111 402
('localhost', 33993) : load 0x11111111 402
('localhost', 33993) : store 0x11111112 502
===Benchmarks===
Total msg count: 61
Elapsed time: 0.5795923100085929
(PU time: 0.09384900000000002
```

## Performance:

All of the following measurements are taken on the following machine specifications. Mac OSX, 2.7 GHz Intel Core i5, 8 GB 1867 MHz DDR3.

# Message Count:

The following table and plot indicates the number of messages exchanged between 'n' processors in a particular protocol. Notice that the number of messages in MESI protocol are lower than all other protocols. This is because: MOSI,MOESI because of OWNED state have to exchange a lot more messages than MESI. MI is snooping based implementation, hence the number of messages will grow exponentially compared to a directory based protocol such as MESI. MSI, doesn't have the EXCLUSIVE state, hence uses more messages to obtain write permission immediately after read permission.

#messages in each protocol vs #processors

| #processors | МІ  | MSI | MESI | MOSI | MOESI |
|-------------|-----|-----|------|------|-------|
| 2           | 46  | 26  | 32   | 36   | 38    |
| 3           | 52  | 48  | 39   | 42   | 46    |
| 4           | 106 | 76  | 57   | 59   | 64    |
| 5           | 150 | 102 | 65   | 68   | 73    |
| 6           | 204 | 130 | 79   | 82   | 85    |
| 7           | 396 | 160 | 96   | 102  | 104   |
| 8           | 536 | 192 | 113  | 120  | 124   |



## **Elapsed Time:**

The following table and plot indicates the elapsed time for the trace to finish between 'n' processors in a particular protocol. Notice that the elapsed time in the case of MESI protocol is lower than MSI but greater than MOESI,MOSI and MI. This is as expected. The trace we use in the experiments are write dominated. In such situations, the MI protocol works fast because the SHARED state is absent(if present, then each sharer has to invalidate his copy and send an acknowledgement).

Table 1

| #processors | МІ     | MSI   | MESI   | MOSI  | MOESI |
|-------------|--------|-------|--------|-------|-------|
| 2           | 0.2472 | 0.316 | 0.4377 | 0.300 | 0.255 |
| 3           | 0.348  | 0.458 | 0.44   | 0.383 | 0.353 |
| 4           | 0.389  | 0.588 | 0.57   | 0.450 | 0.385 |
| 5           | 0.502  | 0.710 | 0.689  | 0.534 | 0.492 |
| 6           | 0.521  | 0.855 | 0.711  | 0.562 | 0.525 |
| 7           | 0.592  | 0.950 | 0.72   | 0.615 | 0.560 |
| 8           | 0.706  | 1.09  | 0.737  | 0.631 | 0.576 |



#### **CPU Time:**

The following table and plot indicates the elapsed time for the trace to finish between 'n' processors in a particular protocol. No particular trend is observed as there all the protocols perform better sometime and worse the rest of the time.

Table 1-1

| #processors | МІ       | MSI       | MESI  | MOSI                    | MOESI |
|-------------|----------|-----------|-------|-------------------------|-------|
| 2           | 0.0741   | 0.06      | 0.064 | 0.066                   | 0.067 |
| 3           | 0.067    | 0.074     | 0.078 | 0.076                   | 0.075 |
| 4           | 0.087    | 0.093     | 0.089 | 0.084                   | 0.080 |
| 5           | 0.0978   | 0.104     | 0.112 | 0.104                   | 0.098 |
| 6           | 0.104    | 0.122     | 0.113 | 0.113                   | 0.114 |
| 7           | 0.173    | 0.129     | 0.119 | 0.121                   | 0.131 |
| 8           | 0.207    | 0.148     | 0.136 | 0.133                   | 0.131 |
|             | • MI • M | SI • MESI | MOSI  | <ul><li>MOESI</li></ul> |       |



## Team Member's role

Parag Gupta: Implement MSI in DistAlgo Karthik Reddy: Implement MESI in DistAlgo

Paul Mathew: Implement MI, feasibility Token Coherence in DistAlgo

Amit Khandelwal : Implement MOESI in DistAlgo Garima Gehlot : Implement MOSI in DistAlgo

## References

- [1] Yanhong A. Liu, Bo Lin, and Scott Stoller. "DistAlgo Language Description". https://github.com/DistAlgo/distalgo
- [2] Martin, Milo MK, Mark D. Hill, and David Wood. "Token coherence: Decoupling performance and correctness." Computer Architecture, 2003. Proceedings. 30th Annual International Symposium on. IEEE, 2003.
- [3] karthik reddy. <a href="https://github.com/karthikbox/cache\_coherence/tree/mesi\_protocol">https://github.com/karthikbox/cache\_coherence/tree/mesi\_protocol</a>