# Asynchronous Systems Cache Coherence - Project Design

Karthik Reddy - 109721778

# Project Description:

Comprehensive comparison of cache coherence protocols in DistAlgo[1]. Measure the performance metrics of various cache coherence protocols on benchmarks and compare with other protocols.

# Project Design:

Consider a distributed shared memory system. Each process(think Processor) has its own local cache(think L1,L2 cache) of data, cached from a large memory database(think main memory). We demonstrate and compare the performance of various cache coherence protocols, which are used to make these local caches of memory, coherent.

There are 3 main classes. Processor, MESI\_cache\_controller and MESI\_directory\_controller.

Processor: Each Processor runs as a separate process, each having its own trace file. Each Processor process communicates with its own Cache Controller. Cache Controller runs as a separate process. Processor and Cache controller communicate through messages. Processor reads the trace file and issues load/store instructions to the Cache Controller process. Cache Controller once it executes the instruction acknowledges the Processor which sends the next instruction for the cache to execute.

MESI\_cache\_controller: This is the Cache Controller process associated with each Processor object. Cache controller is internally represented as a state machine. There are two types of transitions possible: local and remote. Remote transitions are in response to the other caches or the directory controller. Each cache controller has a reference to the Directory Controller. The cache controller communicates(unicast message) with the directory controller as per the MESI protocol. The cache controller also receives messages from the directory controller.

MESI\_directory\_controller: This is the Directory Controller object. Receives messages from cache controllers. Queues up these requests and according to MESI protocol, performs actions. Internally represented as a state machine. Stores "state", "owner" and a list of "sharers" for every cache line. Uses this information to track the status of the cache and the data they cache.

# My MESI implementation in DistAlgo:

Please refer to "mesi\_protocol.txt" for information on the implementation. It is an extracted Pydoc file which explains briefly the implementation, various API within the code and instructions to execute the driver program.

Currently, the driver method(used to run and measure the performance metrics), Processor, Cache Controller, Directory Controller have been implemented, albeit partially. Their basic setup and communication between the various components has been done. MESI protocol has been understood including various race conditions which might occur and how to break them. Most of this logic has been obtained from [2]. A large number of API have been declared but not all of them have been defined yet.

# Brief description of MESI protocol:

Source code at [3].

Every cache line is marked with one of the four following states (coded in two additional bits):

### Modified

The cache line is present only in the current cache, and is dirty; it has been modified from the value in main memory. The cache is required to write the data back to main memory at some time in the future, before permitting any other read of the (no longer valid) main memory state. The write-back changes the line to the Exclusive state.

### Exclusive

The cache line is present only in the current cache, but is clean; it matches main memory. It may be changed to the Shared state at any time, in response to a read request. Alternatively, it may be changed to the Modified state when writing to it.

### Shared

Indicates that this cache line may be stored in other caches of the machine and is clean; it matches the main memory. The line may be discarded (changed to the Invalid state) at any time.

### Invalid

Indicates that this cache line is invalid (unused).

More information on the MESI is provided by [2].

Following are the state diagrams and state machine (cache and directory controller) transitions of the MESI protocol.





### Transitions from I or S to M. Transition from E to M is silent.



TABLE 8.4: MESI Directory Protocol—Directory Controller PutS-NotLast PutM+data PutM from PutE from Non-Owner PutE (no data) GetM GetS PutS-Last from Owner Non-Owner from Owner Data send Put-Ack send Put-Ack to send Put-Ack send lixelusive send data to send Putdata to Req, set Req, set Owner Ack to Req to Req Req to Req Owner to Req/E to Reg/M send data to Keq, send data to remove Req remove Req remove Req remove Req from Sharers add Req to Shar-Req, send Inv from Sharfrom Sharers from Sharers crs to Sharers, ers, send Putsend Put-Ack send Put-Ack to send Put-Ack clear Sharers, Ack to Req to Reg/I Req to Req set Owner to Reg/M forward GetM forward GetS send Putsend Putcopy data to send Put-Ack send Put-Ack to send Put-Ack to Owner, make to Owner, set Ack to Req Ack to Req mem, send Putto Req Req, clear to Req Ack to Req. Owner sharer, Owner to Owner/I add Req to Req/M clear Owner/I Sharers, clear Owner/SD torward GetS to forward GetM send Put-Ack send Put-Ack copy data to send Put-Ack to send Put-Ack to Req Owner, make to owner, set Owner to Req mem, send Putto Req to Req Req Ack to Req, clear Owner sharer. add Req to Shar-Owner/I ers, clear Owner/SD stall remove Req remove Req remove Req remove Req copy data to from Sharers, from Sharers, LLC/mem/S from Sharfrom Sharers, ers, send Putsend Put-Ack send Put-Ack to send Put-Ack Ack to Req to Req Req to Req

| TABLE 8.3: MESI Directory Protocol—Cache Controller |                                     |                                      |                                                  |                                             |                                     |                                         |         |                            |                          |                          |                    |         |              |
|-----------------------------------------------------|-------------------------------------|--------------------------------------|--------------------------------------------------|---------------------------------------------|-------------------------------------|-----------------------------------------|---------|----------------------------|--------------------------|--------------------------|--------------------|---------|--------------|
|                                                     | peol                                | arege                                | replacement                                      | Fwd-CetS                                    | Fwd-CetM                            | , All                                   | Put-Ack | Exclusive data<br>from Dir | Data from<br>Dir (ack=0) | Data from<br>Dir (ack>0) | Data from<br>Owner | Inv-Ack | Last-Inv-Ack |
| 1                                                   | send GetS<br>to Dir/IS <sup>D</sup> | send GetM to<br>Dir/IM <sup>AD</sup> |                                                  |                                             |                                     |                                         |         |                            |                          |                          |                    |         |              |
| ISD                                                 | stall                               | stall                                | stall                                            |                                             |                                     | stall                                   |         | -/E                        | -/S                      |                          | -/S                |         |              |
| IM <sup>AD</sup>                                    | stall                               | stall                                | stall                                            | stall                                       | stall                               |                                         |         |                            | -/M                      | -/IM <sup>A</sup>        | -/M                | ack     |              |
| IM <sup>A</sup>                                     | stall                               | stall                                | stall                                            | stall                                       | stall                               |                                         |         |                            |                          |                          |                    | ack     | -/M          |
| S                                                   | hit                                 | send GetM to<br>Din/SMAD             | send PutS to<br>Din/Sl <sup>A</sup>              |                                             |                                     | send Inv-Ack<br>to Req/I                |         |                            |                          |                          |                    |         |              |
| SM <sup>AD</sup>                                    | hit                                 | stall                                | stall                                            | stall                                       | stall                               | send Inv-Ack<br>to Req/IM <sup>AD</sup> |         |                            | -/M                      | √SM <sup>A</sup>         | -/M                | ack     |              |
| SM <sup>A</sup>                                     | hit                                 | stall                                | stall                                            | stall                                       | stall                               |                                         |         |                            |                          |                          |                    | ack     | -/M          |
| М                                                   | hit                                 | hit                                  | send<br>PutM+data<br>to Din/MI <sup>A</sup>      | send data to Req<br>and Dir/S               | send data to<br>Req/I               |                                         |         |                            |                          |                          |                    |         |              |
| Е                                                   | hit                                 | hit/M                                | send PutE<br>(no data) to<br>Dir/El <sup>A</sup> | send data to Req<br>and Dir/S               | send data to<br>Req/I               |                                         |         |                            |                          |                          |                    |         |              |
| MI <sup>A</sup>                                     | stall                               | stall                                | stall                                            | send data to Req<br>and Dir/SI <sup>A</sup> | send data to<br>Req/II <sup>A</sup> |                                         | -/I     |                            |                          |                          |                    |         |              |
| EIA                                                 | stall                               | stall                                | stall                                            | send data to Req<br>and Din/SI <sup>A</sup> | send data to<br>Req/II <sup>A</sup> |                                         | -/1     |                            |                          |                          |                    |         |              |
| SI <sup>A</sup>                                     | stall                               | stall                                | stall                                            |                                             |                                     | send Inv-Ack<br>to Reg/II <sup>A</sup>  | -/I     |                            |                          |                          |                    |         |              |
| II <sup>A</sup>                                     | stall                               | stall                                | stall                                            |                                             |                                     |                                         | -/I     |                            |                          |                          |                    |         |              |

# Team Member's role

Parag Gupta: MSI Karthik Reddy: MESI

Paul Mathew: MI, feasibility Token Coherence

Amit Khandelwal : MOESI Garima Gehlot : MOSI

## References

- [1] Yanhong A. Liu, Bo Lin, and Scott Stoller. "DistAlgo Language Description". https://github.com/DistAlgo/distalgo
- [2] Martin, Milo MK, Mark D. Hill, and David Wood. "Token coherence: Decoupling performance and correctness." Computer Architecture, 2003. Proceedings. 30th Annual International Symposium on. IEEE, 2003.
- [3] karthik reddy. https://github.com/karthikbox/cache\_coherence/tree/mesi\_protocol