#### **Lab 10**

### To Design and Implement Multiplexer & Demultiplexer

Note: For all the circuits in the tasks, your logic diagrams should be either hand drawn or from the software logicly. Keep them neat and legible. These circuits will be having many connections so, for simulations, make sure that you label the inputs and outputs clearly. Use Label tag in "logically". You can also edit the pictures of your outputs in "paint" easily.

#### **Tasks**

1. Construct a logic circuit for 8 to 1 multiplexer with the help of truth table. Also write the Boolean expression for output(s). Simulate your circuit to verify the outputs.

#### 8 to 1 Mux

- a) Block Diagram
- b) Truth Table

c) Boolean Expression

# (a) Block Diagram

8×1

-) n=3, 3 selection lines.

Block diagram.



(b) Touth Table

⇒ when Enable (E=0) No matter what are inputs output will be 0. But when E=1 output will be according to InputsE | A 'B C | O

| ~ | /1 | 6        | _          |                                   |
|---|----|----------|------------|-----------------------------------|
| 0 | ×  | $\times$ | $\times$   | 0                                 |
| ١ | 0  | ٥        | 0          | I.                                |
| 1 | ٥  | 0        | 1          | I,                                |
| 1 | ٥  | 1        | $\Diamond$ | I <sub>2</sub>                    |
| ) | 0  | 1        | 1          | I <sub>3</sub>                    |
| • | 1  | ٥        | 0          | I2<br>I3<br>I4<br>I3<br>I6<br>I7- |
| 1 | 1  | ٥        | 1          | 16                                |
| 1 | 1  | 1        | 0          | I7.                               |
| 1 | 11 | ١        | 1          | ,                                 |

# (c) Boolean Enpression.

d) Logic Diagram (from logicaly or hand drawn)



e) Software Simulation





| 2. | Design a logic circuit for 1 to 4 line Demultiplexer. Also write the Boolean expression for output(s). Simulate your circuit to verify the outputs. |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| a) | Block Diagram                                                                                                                                       |
| b) | Truth Table                                                                                                                                         |
| c) | Boolean Expression                                                                                                                                  |
| d) | Logic Diagram                                                                                                                                       |
|    |                                                                                                                                                     |



1 to 4 De multipleners.



(b) Touth Table

when E=0, No matters what are Inputs output will be O.

S. E У, J. 1/2 y3 0 0 ٥ X 0 0 X I 0 0 0 0 0 I 0 1 0 0 0 I 0 0 0 0 I 0 0 0

(c) Boolean Enpression.

yo = IES, So y, = I E S, So y<sub>2</sub> = I E S, So y<sub>3</sub> = I E S, So.



### e) Software simulations:



- 3. Design a circuit for 4 to 1 Multiplexer using 2 to 1 Multiplexer(s). You can take help from google or the link below. Just ignore the coding language discussed in the link. https://bravelearn.com/design-of-4x2-multiplexer-using-2x1-mux-in-verilog/
- a) Block Diagram
- **b)** Truth Table
- **c)** Logic Circuit (on the basis of 2 to 1 Muxes used/follow the block diagram to draw this circuit)
  - You need to connect three 2 x1 Multiplexers in order to make one 4x1 Multiplexer.



