### **Lab** 13

### To Explain the Types and Working of Digital Counters and Implement Binary Counter <u>Using IC</u>

Note: For all the circuits in the tasks, your logic diagrams should be either hand drawn or from the software logicly. Keep them neat and legible. These circuits will be having many connections so, for simulations, make sure that you label the inputs and outputs clearly. Use Label tag in "logically". You can also edit the pictures of your outputs in "paint" easily.

### **Tasks**

1. Construct a logic circuit for 4-bit Asynchronous Counter using JK Flip Flop. Simulate your circuit to verify the outputs.

4-Bit Asynchronous Counter Using JK Flip Flop

a) Logic Diagram

201-0648 CUS Pre Pre 0, 00 -U(-0 6 CUC CLK ckis

## b) Truth Table

The inputs J and K are 1

| Clock | Q3 | Q2 | Q1 | Q0 |
|-------|----|----|----|----|
| 1     | 0  | 0  | 0  | 0  |
| 2     | 0  | 0  | 0  | 1  |
| 3     | 0  | 0  | 1  | 0  |
| 4     | 0  | 0  | 1  | 1  |
| 5     | 0  | 1  | 0  | 0  |
| 6     | 0  | 1  | 0  | 1  |
| 7     | 0  | 1  | 1  | 0  |
| 8     | 0  | 1  | 1  | 1  |
| 9     | 1  | 0  | 0  | 0  |
| 10    | 1  | 0  | 0  | 1  |
| 11    | 1  | 0  | 1  | 0  |
| 12    | 1  | 0  | 1  | 1  |
| 13    | 1  | 1  | 0  | 0  |
| 14    | 1  | 1  | 0  | 1  |
| 15    | 1  | 1  | 1  | 0  |
| 16    | 1  | 1  | 1  | 1  |

## c) Software Simulation











- 2. Construct a logic circuit for 3-bit Synchronous Counter using JK Flip Flop. Simulate your circuit to verify the outputs.
- a) Logic Diagram

201-0648 CUS Pre Pre 0, 00 -U(-0 6 CUC CLK ckis

## **b)** Truth Table

| J2 | k2 | J1 | K1 | J0 | K0 | Q2 | Q1 | Q0 |
|----|----|----|----|----|----|----|----|----|
| 1  | X  | 1  | X  | 0  | X  | 0  | 0  | 0  |
| 1  | X  | 0  | X  | X  | 1  | 0  | 0  | 1  |
| 0  | X  | X  | 0  | 1  | X  | 0  | 1  | 0  |
| 0  | X  | X  | 1  | X  | 1  | 0  | 1  | 1  |
| X  | 0  | 0  | X  | 1  | X  | 1  | 0  | 0  |
| X  | 1  | 1  | X  | X  | 1  | 1  | 0  | 1  |
| X  | 0  | X  | 0  | 1  | X  | 1  | 1  | 0  |
| X  | 1  | X  | 1  | X  | 0  | 1  | 1  | 1  |

# c) Software Simulation





