# Static Data Flow Computing

Mahua Singh, Kashish Aggarwal, Ishan Varshney, Sarthak Kapoor

GitHub Repository: https://github.com/kashish-a/Static-Dataflow-Implmentation.git

# 1 Introduction

Computational models define how instructions are executed in a computing system. Traditional control flow models, such as the Von Neumann architecture, follow a sequential execution order governed by a program counter. However, static data flow computing presents an alternative paradigm where instructions execute asynchronously based on data availability. This approach is particularly useful in parallel computing and real-time applications.

As the demand for high-performance computing continues to grow, static data flow architectures are being increasingly explored in fields such as artificial intelligence (AI), machine learning (ML), and deep learning. Data flow principles are crucial in developing specialized hardware accelerators like Tensor Processing Units (TPUs) and Field Programmable Gate Arrays (FPGAs), where parallelism and efficiency are paramount. This paper examines the core principles of static data flow computing, its advantages over traditional models, and its practical applications in modern computing.

# 2 Traditional Control Flow Model vs. Static Data Flow Model

In conventional architectures:

- Instructions are executed sequentially based on a program counter.
- Out-of-order execution may be implemented internally, but the model remains control-flow driven.
- Dependencies and execution order are determined by the program rather than inherent data readiness.
- Performance is often limited by instruction dependencies, requiring techniques like branch prediction and speculative execution to enhance efficiency.

Despite optimizations, the control flow model faces challenges in highly parallel workloads, particularly in applications requiring real-time responsiveness and adaptive computation.

The static data flow model operates differently:

- Instructions (nodes) execute as soon as their input data becomes available.
- No global program counter exists; each node independently fires based on token availability.
- This enables significant parallelism and deterministic execution.
- Instead of sequential instruction execution, the flow of computation is determined by the presence and movement of data tokens.

This model is particularly beneficial in environments where parallel execution is essential, such as scientific simulations, high-performance AI computations, and digital signal processing. By eliminating the need for a centralized control mechanism, static data flow computing allows efficient execution on multi-core and distributed architectures.

# 3 Static Data Flow: Core Concepts

#### 3.1 Data Flow Nodes

A static data flow machine represents a program as interconnected nodes. Each node consists of:

- Input ports that wait for required tokens.
- An operation (e.g., arithmetic, logical, or higher-level functions like filters and transforms).
- Output ports that produce resulting tokens.

Nodes execute asynchronously, ensuring that only the necessary computations are performed at any given time, leading to efficient resource utilization.

#### 3.2 Execution of Static Data Flow Nodes

The Elementary processor is designed to utilize the elementary data-flow language as its base language. A program in the elementary data-flow language is a directed graph in which the nodes are operators or links. These nodes are connected by arcs along which values (conveyed by tokens) may travel. An operator of the schema is enabled when tokens are present on all input arcs. The enabled operator may fire at any time, removing the tokens on its input arc, computing a value from the operands associated with the input tokens, and associating that value with a result token placed on its output arc. A result

may be sent to more than one destination by means of a link which removes a token on its input arc and places tokens on its output arcs bearing copies of the input value. An operator or a link cannot fire unless there is no token present on any output arc of that operator or link. The execution of a node follows a specific sequence:

- Token Arrival: The node receives required tokens on all input ports.
- Execution: The operation is performed (e.g., addition, multiplication).
- Token Production: The output is emitted as new tokens.
- Propagation: Output tokens are sent to downstream nodes for further execution.

This event-driven execution model reduces idle time and increases computational throughput, making it highly suitable for parallel computing environments.

# 4 Basics of Static Data Flow Execution

## 4.1 Operators in Static Data Flow

Nodes execute asynchronously, ensuring that only the necessary computations are performed at any given time, leading to efficient resource utilization.

- Fork: Duplicates tokens, sending them to multiple destinations.
- Operator/Actors: Arithmetic/logical etc. operations to be performed.
- Merge: Selects one of multiple input tokens based on control logic.
- Switch: Routes tokens based on conditions.



Figure 1: Fork



Figure 3: Merge



Figure 2: Operator



Figure 4: Switch

These operators facilitate complex computational workflows, enabling non-linear execution paths and adaptive decision-making processes.

# 5 Graph Modeling in Static Data Flow Computing

A static data flow program is typically modeled as a directed graph:

- V (Vertices): Represent computational nodes (operations).
- E (Edges): Indicate data dependencies, with tokens flowing from node to node.

Edges can include annotations such as:

- **Token rates:** Define how many tokens are produced/consumed per execution.
- Delays: Represent initial tokens to model state or pipeline stages.



Figure 5: x = a + b; y = b \* 7 in (x - y) \* (x + y)

### 5.1 Source and Sink Nodes

- Source Node: Has no input edges, generating or providing data.
- Sink Node: Has no output edges, consuming tokens to produce final results.

Static data flow graphs allow complex computations to be visualized and optimized efficiently. Many modern parallel computing frameworks, such as TensorFlow and PyTorch, utilize these principles for efficient computation graph execution. Values in dataflow graphs are represented as tokens An operator executes when all its input tokens are present; copies of the result token are distributed to the destination operators

# 6 Characteristics of Static Data Flow Model

The static data flow model operates with fixed execution characteristics:

- **Deterministic Execution:** The schedule is precomputed, ensuring predictable behavior.
- Non-Reentrancy: Nodes execute atomically with isolated input sets.

- Low Runtime Overhead: No need for dynamic token scheduling.
- Efficient Resource Utilization: Facilitates parallel execution with static resource allocation.

# 7 Basic Architecture of Static Data Flow Machine:

- Activity Store: Contains instruction templates representing dataflow graph nodes. Each template includes an opcode, operand slots (with presence bits), and destination addresses.
- **Update Unit:** Monitors operand availability and flags instructions as enabled by sending their addresses via the instruction queue.
- Fetch Unit: Retrieves enabled instructions, forms complete operation packets (opcode, data, destination list), and clears presence bits.
- Operation Unit: Executes the operation, produces result tokens, and returns them to the update unit for storage and further enablement.

# 8 Parallelism in Static Dataflow Architecture

- Concurrent Instruction Cells: Multiple instruction cells (each representing a node) reside in memory and can be enabled simultaneously when their operand registers are filled.
- **Independent Node Firing:** Each node fires independently when all its input tokens are available, allowing several nodes to execute concurrently.
- Arbitration Network for Parallel Dispatch: Operation packets from enabled cells are routed concurrently through the arbitration network to multiple operation units using techniques like round-robin scheduling.
- Pipelined Operation Units: Operation units are pipelined so that different stages of multiple operations can be processed simultaneously, maximizing throughput.
- Parallel Result Distribution: The distribution network simultaneously routes result tokens back to destination registers, enabling rapid reactivation of instruction cells.
- **Deterministic Static Scheduling:** The firing order is precomputed, ensuring predictable, high-throughput parallel execution without runtime scheduling overhead.

# 9 Difference between Static and Dynamic Data Flow

#### 9.1 Static Data Flow Architecture

- Single Activation per Node: Each node in the dataflow graph can be activated only once at a time. This limits concurrency but simplifies execution
- **Deterministic Execution**: Execution is predictable as it strictly follows predefined data dependencies
- Low Overhead: Requires fewer resources as it does not need complex mechanisms for handling multiple activations or tags.
- Limited Parallelism: Concurrency is restricted because simultaneous execution of multiple instances of a node is not allowed
- **Applications:** Suitable for tasks with well-defined, static data dependencies, such as batch processing

# 9.2 Dynamic Data Flow Architecture

- Multiple Activations per Node: Nodes can be activated multiple times simultaneously, enabling higher concurrency.
- Flexible and Adaptive: Can handle dynamic changes in data or program flow at runtime, making it more versatile.
- **Higher Resource Usage:** Requires additional mechanisms like contentaddressable memory (CAM) to manage tags and tokens for parallel execution
- Enhanced Parallelism: Allows simultaneous execution of multiple instances of the same node, improving performance for parallel tasks

**Applications:** Ideal for scenarios with dynamic workloads, such as real-time systems and machine learning models

# 10 Applications of Static Data Flow Computing

Static data flow computing is widely used in various domains:

- Artificial Intelligence & Machine Learning: Optimizing neural network execution in frameworks like TensorFlow.
- **High-Performance Computing:** Parallel simulations in scientific computing.

- Digital Signal Processing (DSP): Efficient real-time signal transformations.
- Embedded Systems & FPGAs: Low-power, high-efficiency computation architectures.

As demand for computational efficiency grows, static data flow principles are increasingly being integrated into modern computing frameworks.

### 11 Static Data Flow Machine Architectures

The LAU machine improves static data flow execution by dynamically rerouting data tokens upon node failure. Unlike the MIT static data flow machine, which requires a full restart, the LAU machine identifies faulty nodes and reassigns their computations.

#### 11.1 MIT Static Data Flow Machine

The MIT architecture is composed of:

- **Memory units** containing blocks of storage for operations, operands, and destination addresses.
- Processing section where enabled nodes are dispatched for execution.
- Arbitration network to manage conflicts between nodes.
- Distribution network for routing results back to memory.

The MIT machine relies on a program graph loaded into memory. Instructions are fetched and executed when their operands become available, and results are forwarded via a routing network. A significant drawback is fault handling — if a processor fails, rerouting is impossible, and the computation must restart entirely from the beginning, reducing overall availability despite high reliability.

#### Performance Metrics:

- Reliability: High due to robust structure.
- Fault Recovery: Poor full restart on failure.
- Throughput: Moderate bottlenecked by fault resets.

**Data Flow Graph:** The MIT machine's graph consists of nodes representing operations and links transporting data tokens. Tokens propagate forward when all dependencies are satisfied.

# 11.2 Texas Instruments' Data-Driven Processor (DDP)

The DDP architecture, designed for Fortran programs, builds on MIT's concepts with:

- Compiler-generated program graphs that are partitioned into subgraphs.
- **Predecessor counters** that track incoming tokens, determining when nodes are ready.
- Pending Instruction Queue (PIQ) storing enabled nodes for sequential dispatch.

The DDP machine improves on MIT's fault handling by allowing computation to resume from the last checkpoint rather than restarting entirely. Each node maintains a counter to track dependencies, enabling more efficient error recovery and higher long-term availability.

#### **Performance Metrics:**

- Reliability: Moderate improved by checkpoint recovery.
- Fault Recovery: Faster restarts from last checkpoint.
- Throughput: High checkpointing reduces downtime.

**Data Flow Graph:** The DDP graph partitions tasks into smaller sub-graphs for parallel execution, reducing node interdependency.

#### 11.3 LAU Machine

Built as a 32-processor system, LAU's architecture consists of:

- Memory unit for operations.
- Control unit with Instruction Control Unit (ICU) and Data Control Unit (DCU) to track node readiness.
- Execution unit for processing enabled nodes.
- Interface unit to handle communication.

The LAU machine supports a more advanced fault-handling approach with instruction-ready queues (IRQ). Nodes remain in the queue until results are returned, allowing quick reassignment to healthy processors if a failure occurs. Control bits (C0, C1, C2) determine node readiness, ensuring flexible fault tolerance and continuous operation.

#### Performance Metrics:

• Reliability: Lower — more moving parts introduce more failure points.

- Fault Recovery: Fast nodes quickly reassigned to healthy processors.
- Throughput: Highest continuous operation with minimal downtime.

**Data Flow Graph:** LAU's graph integrates control and operation nodes, enabling dynamic reassignment of tasks.

# 12 Uses of Static Data Flow Architectures

# 12.1 Hard Real-Time Systems

Real-time systems require deterministic execution times to meet strict deadlines. Dynamic scheduling introduces latency and unpredictability, which static architectures avoid.

## **Examples:**

- Avionics Systems
- Medical Devices
- Industrial Automation

## 12.2 FPGA and ASIC Hardware Implementations

Custom hardware implementations like Field-Programmable Gate Arrays (FP-GAs) and Application-Specific Integrated Circuits (ASICs) depend on fixed execution paths, lacking dynamic instruction reordering capabilities.

#### **Examples:**

- Cryptographic Accelerators
- Image Processing Pipelines
- Neural Network Accelerators

# 12.3 Digital Signal Processing (DSP)

DSP applications, which often involve streaming audio, video, or communication data, benefit from deterministic execution, real-time constraints, and efficient parallel processing. Static data flow architectures enable resource pre-allocation and optimized pipelining without dynamic overhead.

#### Examples:

- FFT in OFDM Communication
- MP3/AAC Decoding in Smartphones

# 13 Why Dynamic Data Flow Fails in DSP?

- 1. **Real-time deadlines:** Dynamic scheduling overhead disrupts critical timing requirements.
- 2. **Power efficiency:** Fixed execution units reduce control logic and power consumption.
- 3. **Hardware acceleration:** FPGAs, ASICs, and DSP chips rely on predefined paths for performance.
- 4. **Deterministic behavior:** Essential for safety-critical DSP tasks in communication and biomedical fields.

# 14 Conclusion

Static data flow architectures provide predictability, power efficiency, and performance improvements in hard real-time systems, hardware accelerators, and DSP tasks. Their role in compiler optimizations and hardware design continues to expand, enabling high-speed, low-power, and reliable computing in critical applications.