## **EEE 425**

## Homework 5

Q1. A full adder is shown in Figure 1. Propagation delays of necessary gates are listed in Table 1.

Answer the following questions:

- 1. What is the telay of the 1-bit full adder for the S and Cout bits?
- 2. What is the worst case delay for a 2-bit CRA?
- 3. What is the worst case delay of a 4-bit CRA?
- 4. What is the worst case delay of an 8-bit adder if we use the carry bypass architecture with 4-bit units?
- 5. What is the worst case delay of a 12-bit adder if we use the carry bypass architecture with 4-bit units?



Figure 1

Table 1

| Gate    | Propagation Delay |
|---------|-------------------|
| NAND2   | 40ps              |
| XOR     | 95ps              |
| INV     | 20ps              |
| 2-1 MUX | 95ps              |
| NOR2    | 50ps              |

@ 
$$t_6 = 95 + 95 = 190ps$$
  
 $t_6 = 95 + 40 + 40 = 175ps$ 

430ps



AND A implement as
NAND/NOR 90ps
NAND/NOR 185ps
As Bo - X 185ps
Not critical path

2-157 (3-)(1-)(5-)(6-)57 80 80 95

H = 1/5ps A0/60 - C0 - C1 - C2 - C3

tz=510ps

+total = 845 ps



## Q2. The figure shows two 8-bit carry bypass configurations.

- (a) Determine the delay of the 8-bit carry bypass adder given in Figure 2(a)
- (b) Determine the delay of the 8-bit carry pass adder given in Figure 2(b)
- (c) You are to design a 16-bit adder with the library components given in the table. Determine the configuration with the lowest delay and determine its delay.





(b) 8-bit Carry Bypass with 2-4-2-bit CRA blocks

| Path   | Delay |  |
|--------|-------|--|
| A/B-P  | 60ps  |  |
| A/B-Co | 60ps  |  |
| P-S    | 60ps  |  |
| Ci-Co  | 40ps  |  |
| Ci-S   | 90ps  |  |
| MUX    | 60ps  |  |
| AND2   | 50ps  |  |
| AND4   | 80ps  |  |

Figure 2

## Q3 Figure 2 shows a datapath. Registers require 50ps set-up time and 50ps hold time.

- (a) Determine minimum clock period under ideal conditions (no skew, no jitter) (5pts).
- (b) Determine the maximum clock skew  $\delta_{max}$  = tc3-tc1 where tc1 and tc2 are in sync (i.e. the clock edge to R3 is delayed compared to clock edge to R1 and R2). Determine the minimum clock period for this skew (10 points).
- (c) Determine the maximum clock skew  $\delta_{\text{max}}$  = tc1-tc3 where tc2 and tc1 are in sync (i.e. the clock edge to R1 and R2 is delayed compared to clock edge to R3). Determine the minimum clock period for this skew (10 points).



| E 4 |           |           |  |
|-----|-----------|-----------|--|
|     | Min Delay | Max Delay |  |
| R   | 30ps      | 50ps      |  |
| Α   | 100ps     | 270ps     |  |
| В   | 70ps      | 270ps     |  |
| С   | 90ps      | 200ps     |  |
| D   | 20ps      | 50ps      |  |
| Е   | 60ps      | 220ps     |  |

P3 Initiation.
P3 + P1
T2 50 + 270 + 50 + 90
T2, 460ps ...

© 
$$8 = tc_1 - tc_3$$
  
 $+c_1 = tc_2$   
 $e_{1/e2}$  capture register  
 $e_{3} \rightarrow e_{2}$   
 $tcd = 30 + 60 = 90$   
 $e_{3} \rightarrow e_{2}$   
 $e_{3} \rightarrow e_{2}$   
 $e_{4} \rightarrow e_{3}$   
For  $e_{1} \rightarrow e_{3}$   
 $e_{3} \rightarrow e_{3}$   
 $e_{4} \rightarrow e_{3}$   
 $e_{4} \rightarrow e_{3}$   
 $e_{4} \rightarrow e_{3}$   
 $e_{5} \rightarrow e_{5}$