

# **ST7567S**

# 132X65 Dot Matrix LCD Controller/Driver

# **Datasheet**

Version 1.4

2016/07

# **Sitronix Technology Corporation**

Sitronix Technology Corp. reserves the right to change the contents in this document without prior notice.



# **LIST OF CONTENT**

| 1 INTRODUCTION                                          | 5  |
|---------------------------------------------------------|----|
| 2 FEATURES                                              | 5  |
| 3 COG OUTLINE                                           | 6  |
| 3-1 PAD ARRANGEMENT                                     | 6  |
| 3-2 PAD CENTER COORDINATES                              | 7  |
| 4 BLOCK DIAGRAM                                         | 11 |
| 5 HARDWARE PIN DESCRIPTION                              | 12 |
| 5-1 LCD Driver Output Pins                              | 12 |
| 5-2 Microprocessor Interface Pins                       | 12 |
| 5-3 Configuration Pins                                  | 14 |
| 5-4 Power System Pins                                   | 15 |
| 5-5 Test Pins                                           | 15 |
| 5-6 Recommend ITO Resistance                            | 16 |
| 6 FUNCTION DESCRIPTION                                  | 17 |
| 6-1Microprocessor Interface                             | 17 |
| 6-1-1 Chip Select Input                                 | 17 |
| 6-1-2 Interface Selection                               | 17 |
| 6-1-3 Parallel Interface                                | 17 |
| 6-1-4 Setting Serial Interface                          | 18 |
| 6-2 4-line SPI interface (SI2="L", PSB="L" and C86="H") | 18 |
| 6-3 3-line SPI interface (SI2="L", PSB="L" and C86="L") | 19 |
| 6-4 I2C serial interface (SI2="H, "PSB="L" and C86="X") | 20 |
| 6-4-1 Bit Transfer                                      | 20 |
| 6-4-2 Start and Stop Conditions                         | 20 |
| 6-4-3 System Configuration                              | 21 |
| 6-4-4 Acknowledgement                                   | 21 |
| 6-4-5 I2C Interface Protocol                            | 22 |
| 6-5 Data Transfer                                       | 23 |
| 7 Display Data RAM (DDRAM)                              | 24 |
| 7-1 Addressing                                          |    |
| 7-2 Page Address Circuit                                | 25 |
| 7-3 Column Address Circuit                              | 25 |
| 7-4 Line Address Circuit                                | 30 |
| 7-5 Display Data Latch Circuit                          | 31 |
| 7-6 Oscillation Circuit                                 | 31 |
| 7-7 Liquid Crystal Driver Power Circuit                 | 31 |
| 7-8 External Components of Power Circuit                | 31 |
| 8 RESET CIRCUIT                                         | 32 |
| 9 INSTRUCTION                                           | 33 |
| 9-1 INSTRUCTION TABLE                                   | 33 |
| 9-2 INSTRUCTION DESCRIPTION                             | 34 |
| 9-2-1 Display ON/OFF                                    | 34 |
| 9-2-2 Set Start Line                                    | 34 |
| 9-2-3 Set Page Address                                  | 34 |
| 9-2-4 Set Column Address                                | 35 |
|                                                         |    |



| 9-2-5 Read Status                                  | 35 |
|----------------------------------------------------|----|
| 9-2-6 Write Data                                   | 35 |
| 9-2-7 Read Data                                    | 35 |
| 9-2-8 SEG Direction                                | 36 |
| 9-2-9 Inverse Display                              | 36 |
| 9-2-10 All Pixel ON                                | 36 |
| 9-2-11 Bias Select                                 | 36 |
| 9-2-12 Read-modify-Write                           | 37 |
| 9-2-13 END                                         | 37 |
| 9-2-14 RESET                                       | 37 |
| 9-2-15 COM Direction                               | 38 |
| 9-2-16 Power Control                               | 38 |
| 9-2-17 Regulation Ratio                            | 38 |
| 9-2-18 Set EV                                      | 39 |
| 9-2-19 Power Save(Compound Instruction)            | 40 |
| 9-2-20 Set Booster                                 | 40 |
| 9-2-21 NOP                                         | 40 |
| 9-2-22 SPI Read Status                             | 40 |
| 9-2-23 SPI Read DDRAM                              | 41 |
| 10. operation flow                                 | 42 |
| 10-1Power ON Sequence                              | 42 |
| 10-2 Display Data                                  | 44 |
| 10-3 Refresh                                       | 44 |
| 10-4 Power-Save Flow and Sequence                  | 45 |
| 10-5 Power OFF Flow and Sequence                   | 47 |
| 11 LIMITING VALUES                                 | 49 |
| 12 HANDLING                                        | 50 |
| 13 DC CHARACTERISTICS                              | 50 |
| 14 TIMING CHARACTERISTICS                          | 51 |
| 14-1 System Bus Timing for 6800 Series MPU         | 51 |
| 14-2 System Bus Timing for 8080 Series MPU         | 53 |
| 14-3 System Bus Timing for 4-Line Serial Interface | 55 |
| 14-4 SERIAL INTERFACE (3Line-SPI Interface)        | 57 |
| 14-5 SERIAL INTERFACE (I2C Interface)              | 58 |
| 14-6 Hardware Reset Timing                         | 59 |
| 15 APPLICATION NOTE                                | 60 |
| 15-1 ITO Layout Reference                          | 60 |
| 15-2 LCM Design Reference                          | 61 |
| 15-3 Layout Design Reference (65 Duty, 4line-SPI)  | 62 |
| 15-4 Application Circuit (6800 Interface)          |    |
| 15-5 Application Circuit (8080 Interface)          | 64 |
| 15-6 Application Circuit (4Line-SPI Interface)     | 65 |
| 15-7 Application Circuit (3Line-SPI Interface)     | 66 |
| 15-8 Application Circuit (I2C-Interface)           | 67 |
| 16 Reversion history                               | 68 |



# **LIST OF FIGURES**

| Figure 1  | Chip Outline                             | 6  |
|-----------|------------------------------------------|----|
| Figure 2  | PAD Location                             |    |
| Figure 3  | Block Diagram                            | 11 |
| Figure 4  | 4-Line SPI Access                        | 18 |
| Figure 5  | Bit Transfer                             | 20 |
| Figure 6  | Definition of STRAT and STOP Condition   | 20 |
| Figure 7  | System Configuration                     | 21 |
| Figure 8  | Acknowledgement of I2C Interface         | 21 |
| Figure 9  | I2C Interface Protocol                   | 22 |
| Figure 10 | Data Transfer: Write                     | 23 |
| Figure 11 | Data Transfer: Read                      | 23 |
| Figure 12 | DDRAM Mapping (Default Setting)          | 24 |
| Figure 13 | DDRAM Format                             | 24 |
| Figure 14 | DDRAM and Output Map (COM/SEG) 1/65 Duty | 26 |
| Figure 15 | DDRAM and Output Map (COM/SEG) 1/49 Duty | 27 |
| Figure 16 | DDRAM and Output Map (COM/SEG) 1/33 Duty | 28 |
| Figure 17 | DDRAM and Output Map (COM/SEG) 1/55 Duty | 29 |
| Figure 18 | Start Line Function                      | 30 |



## 1 INTRODUCTION

ST7567S is a single-chip dot matrix LCD driver which incorporates LCD controller and common/segment drivers. ST7567S can be connected directly to a microprocessor with 8-bit parallel interface, 4-line serial interface (SPI-4), 3-line serial interface (SPI-3) or I2C serial interface. Display data sent from MPU is stored in the internal Display Data RAM (DDRAM) of 132x65 bits. The display data bits which are stored in DDRAM are directly related to the pixels of LCD panel. ST7567S contains 132 segment-outputs, 64 common-outputs and 1 icon-common-output. With built-in oscillation circuit and low power consumption power circuit, ST7567S generates LCD driving signal without external clock or power, so that it is possible to make a display system with the fewest components and minimal power consumption.

## 2 FEATURES

# Single-chip LCD Controller & Driver On-chip Display Data RAM (DDRAM)

- > Capacity: 132x65=8580 bits
- Directly display RAM pattern from DDRAM

## Selectable Display Duty (by SEL2 & SEL1)

- > 1/65 duty: 132 segment x 65 common
- > 1/55 duty: 132 segment x 55 common
- > 1/49 duty: 132 segment x 49 common
- > 1/33 duty: 132 segment x 33 common

### **Microprocessor Interface**

- Bidirectional 8-bit parallel interface supports:
   8080-series and 6800-series MPU
- > 4-line SPI (SPI-4)
- > 3-line SPI (SPI-3)
- ▶ I2C

#### **Abundant Functions**

Display ON/OFF, Normal/Reverse Display Mode,
 Set Display Start Line, Read IC Status, Set all
 Display Points ON, Set LCD Bias, Electronic

Volume Control, Read-modify-Write, Select Segment Driver Direction, Power Saving Mode, Select Common Driver Direction, Select Voltage Regulator Resistor Ratio (for V0).

## **External Hardware Reset Pin (RSTB)**

#### **Built-in Oscillation Circuit**

No external component required

### **Low Power Consumption Analog Circuit**

- Voltage Booster (4X, 5X)
- ➤ High-accuracy Voltage Regulator for LCD Vop: (Thermal Gradient: -0.05%/℃)
- Voltage Follower for LCD Bias Voltage

## **Wide Operation Voltage Range**

- > VDD1-VSS1=1.8V~3.3V (TYP.)
- VDD2-VSS2=2.4V~3.3V (TYP.)
- > VDD3-VSS3=2.4V~3.3V (TYP.)

Temperature Range: -30~85℃

Package Type: COG

ST7567S

6800, 8080, 4-Line, 3-Line, I2C



Sitronix Technology Corp. reserves the right to change the contents in this document without prior notice.



## 3 COG OUTLINE

## 3-1 PAD ARRANGEMENT



Figure 1 Chip Outline



# 3-2 PAD CENTER COORDINATES



| PAD NO. | PIN Name | Х        | Υ       |
|---------|----------|----------|---------|
| 1       | T11      | -1618.20 | -259.50 |
| 2       | CSB      | -1563.20 | -259.50 |
| 3       | RSTB     | -1508.20 | -259.50 |
| 4       | A0       | -1453.20 | -259.50 |
| 5       | RWR      | -1398.20 | -259.50 |
| 6       | ERD      | -1343.20 | -259.50 |
| 7       | VDDH     | -1293.20 | -259.50 |
| 8       | D0       | -1243.20 | -259.50 |
| 9       | D1       | -1188.20 | -259.50 |
| 10      | D2       | -1133.20 | -259.50 |
| 11      | D3       | -1078.20 | -259.50 |
| 12      | D4       | -1023.20 | -259.50 |
| 13      | D5       | -968.20  | -259.50 |
| 14      | D6       | -913.20  | -259.50 |
| 15      | D7       | -858.20  | -259.50 |
| 16      | VDD1     | -803.20  | -259.50 |
| 17      | VDD1     | -748.20  | -259.50 |
| 18      | VDD2     | -693.20  | -259.50 |
| 19      | VDD2     | -638.20  | -259.50 |
| 20      | VDD2     | -583.20  | -259.50 |
| 21      | VDD3     | -528.20  | -259.50 |
| 22      | VSS1     | -473.20  | -259.50 |
| 23      | VSS1     | -418.20  | -259.50 |
| 24      | VSS3     | -363.20  | -259.50 |
| 25      | VSS2     | -308.20  | -259.50 |
| 26      | VSS2     | -253.20  | -259.50 |
| 27      | VSS2     | -198.20  | -259.50 |
| 28      | V0I      | -143.20  | -259.50 |
| 29      | VOI      | -88.20   | -259.50 |
| 30      | VOI      | -33.20   | -259.50 |
| 31      | V0O      | 21.80    | -259.50 |
| 32      | V0O      | 76.80    | -259.50 |
| 33      | XV0O     | 131.80   | -259.50 |
| 34      | XV0O     | 186.80   | -259.50 |
| 35      | XV0I     | 241.80   | -259.50 |
| 36      | XV0I     | 296.80   | -259.50 |
| 37      | XV0I     | 351.80   | -259.50 |
| 38      | VMO      | 406.80   | -259.50 |
| 39      | VMO      | 461.80   | -259.50 |
| 40      | VGI      | 516.80   | -259.50 |

Figure 2 PAD Location



| PAD NO. | PIN Name | X       | Υ       |
|---------|----------|---------|---------|
| 41      | VGI      | 571.80  | -259.50 |
| 42      | VGI      | 626.80  | -259.50 |
| 43      | VGO      | 681.80  | -259.50 |
| 44      | T6       | 729.30  | -259.50 |
| 45      | T7       | 769.30  | -259.50 |
| 46      | T8       | 809.30  | -259.50 |
| 47      | T9       | 849.30  | -259.50 |
| 48      | T1       | 889.30  | -259.50 |
| 49      | T2       | 929.30  | -259.50 |
| 50      | T3       | 969.30  | -259.50 |
| 51      | T4       | 1009.30 | -259.50 |
| 52      | T5       | 1049.30 | -259.50 |
| 53      | T10      | 1091.80 | -259.50 |
| 54      | VSSL     | 1136.80 | -259.50 |
| 55      | VDDH     | 1181.80 | -259.50 |
| 56      | TSEL     | 1226.80 | -259.50 |
| 57      | C86      | 1271.80 | -259.50 |
| 58      | PSB      | 1316.80 | -259.50 |
| 59      | SI2      | 1361.80 | -259.50 |
| 60      | SEL1     | 1406.80 | -259.50 |
| 61      | VSSL     | 1451.80 | -259.50 |
| 62      | SEL2     | 1496.80 | -259.50 |
| 63      | VDD1     | 1541.80 | -259.50 |
| 64      | VDD2     | 1586.80 | -259.50 |
| 65      | VDD3     | 1631.80 | -259.50 |
| 66      | COM62    | 1767.00 | -264.50 |
| 67      | COM60    | 1767.00 | -241.50 |
| 68      | COM58    | 1767.00 | -218.50 |
| 69      | COM56    | 1767.00 | -195.50 |
| 70      | COM54    | 1767.00 | -172.50 |
| 71      | COM52    | 1767.00 | -149.50 |
| 72      | COM50    | 1767.00 | -126.50 |
| 73      | COM48    | 1767.00 | -103.50 |
| 74      | COM46    | 1767.00 | -80.50  |
| 75      | COM44    | 1767.00 | -57.50  |
| 76      | COM42    | 1767.00 | -34.50  |
| 77      | COM40    | 1767.00 | -11.50  |
| 78      | COM38    | 1767.00 | 11.50   |
| 79      | COM36    | 1767.00 | 34.50   |
| 80      | COM34    | 1767.00 | 57.50   |

| PAD NO. | PIN Name | Х       | Υ      |
|---------|----------|---------|--------|
| 81      | COM32    | 1767.00 | 80.50  |
| 82      | COM30    | 1767.00 | 103.50 |
| 83      | COM28    | 1767.00 | 126.50 |
| 84      | COM26    | 1767.00 | 149.50 |
| 85      | COM24    | 1767.00 | 172.50 |
| 86      | COM22    | 1767.00 | 195.50 |
| 87      | COM20    | 1767.00 | 218.50 |
| 88      | COM18    | 1767.00 | 241.50 |
| 89      | COM16    | 1767.00 | 264.50 |
| 90      | COM14    | 1678.95 | 187.00 |
| 91      | COM12    | 1655.95 | 187.00 |
| 92      | COM10    | 1632.95 | 187.00 |
| 93      | COM8     | 1609.95 | 187.00 |
| 94      | COM6     | 1586.95 | 187.00 |
| 95      | COM4     | 1563.95 | 187.00 |
| 96      | COM2     | 1540.95 | 187.00 |
| 97      | COM0     | 1517.95 | 187.00 |
| 98      | COMS     | 1494.95 | 187.00 |
| 99      | SEG0     | 1450.75 | 187.00 |
| 100     | SEG1     | 1428.75 | 187.00 |
| 101     | SEG2     | 1406.75 | 187.00 |
| 102     | SEG3     | 1384.75 | 187.00 |
| 103     | SEG4     | 1362.75 | 187.00 |
| 104     | SEG5     | 1340.75 | 187.00 |
| 105     | SEG6     | 1318.75 | 187.00 |
| 106     | SEG7     | 1296.75 | 187.00 |
| 107     | SEG8     | 1274.75 | 187.00 |
| 108     | SEG9     | 1252.75 | 187.00 |
| 109     | SEG10    | 1230.75 | 187.00 |
| 110     | SEG11    | 1208.75 | 187.00 |
| 111     | SEG12    | 1186.75 | 187.00 |
| 112     | SEG13    | 1164.75 | 187.00 |
| 113     | SEG14    | 1142.75 | 187.00 |
| 114     | SEG15    | 1120.75 | 187.00 |
| 115     | SEG16    | 1098.75 | 187.00 |
| 116     | SEG17    | 1076.75 | 187.00 |
| 117     | SEG18    | 1054.75 | 187.00 |
| 118     | SEG19    | 1032.75 | 187.00 |
| 119     | SEG20    | 1010.75 | 187.00 |
| 120     | SEG21    | 988.75  | 187.00 |



| PAD NO. | PIN Name | Х      | Υ      |
|---------|----------|--------|--------|
| 121     | SEG22    | 966.75 | 187.00 |
| 122     | SEG23    | 944.75 | 187.00 |
| 123     | SEG24    | 922.75 | 187.00 |
| 124     | SEG25    | 900.75 | 187.00 |
| 125     | SEG26    | 878.75 | 187.00 |
| 126     | SEG27    | 856.75 | 187.00 |
| 127     | SEG28    | 834.75 | 187.00 |
| 128     | SEG29    | 812.75 | 187.00 |
| 129     | SEG30    | 790.75 | 187.00 |
| 130     | SEG31    | 768.75 | 187.00 |
| 131     | SEG32    | 746.75 | 187.00 |
| 132     | SEG33    | 724.75 | 187.00 |
| 133     | SEG34    | 702.75 | 187.00 |
| 134     | SEG35    | 680.75 | 187.00 |
| 135     | SEG36    | 658.75 | 187.00 |
| 136     | SEG37    | 636.75 | 187.00 |
| 137     | SEG38    | 614.75 | 187.00 |
| 138     | SEG39    | 592.75 | 187.00 |
| 139     | SEG40    | 570.75 | 187.00 |
| 140     | SEG41    | 548.75 | 187.00 |
| 141     | SEG42    | 526.75 | 187.00 |
| 142     | SEG43    | 504.75 | 187.00 |
| 143     | SEG44    | 482.75 | 187.00 |
| 144     | SEG45    | 460.75 | 187.00 |
| 145     | SEG46    | 438.75 | 187.00 |
| 146     | SEG47    | 416.75 | 187.00 |
| 147     | SEG48    | 394.75 | 187.00 |
| 148     | SEG49    | 372.75 | 187.00 |
| 149     | SEG50    | 350.75 | 187.00 |
| 150     | SEG51    | 328.75 | 187.00 |
| 151     | SEG52    | 306.75 | 187.00 |
| 152     | SEG53    | 284.75 | 187.00 |
| 153     | SEG54    | 262.75 | 187.00 |
| 154     | SEG55    | 240.75 | 187.00 |
| 155     | SEG56    | 218.75 | 187.00 |
| 156     | SEG57    | 196.75 | 187.00 |
| 157     | SEG58    | 174.75 | 187.00 |
| 158     | SEG59    | 152.75 | 187.00 |
| 159     | SEG60    | 130.75 | 187.00 |
| 160     | SEG61    | 108.75 | 187.00 |

| PAD NO. | PIN Name | Х       | Υ      |
|---------|----------|---------|--------|
| 161     | SEG62    | 86.75   | 187.00 |
| 162     | SEG63    | 64.75   | 187.00 |
| 163     | SEG64    | 42.75   | 187.00 |
| 164     | SEG65    | 20.75   | 187.00 |
| 165     | SEG66    | -20.75  | 187.00 |
| 166     | SEG67    | -42.75  | 187.00 |
| 167     | SEG68    | -64.75  | 187.00 |
| 168     | SEG69    | -86.75  | 187.00 |
| 169     | SEG70    | -108.75 | 187.00 |
| 170     | SEG71    | -130.75 | 187.00 |
| 171     | SEG72    | -152.75 | 187.00 |
| 172     | SEG73    | -174.75 | 187.00 |
| 173     | SEG74    | -196.75 | 187.00 |
| 174     | SEG75    | -218.75 | 187.00 |
| 175     | SEG76    | -240.75 | 187.00 |
| 176     | SEG77    | -262.75 | 187.00 |
| 177     | SEG78    | -284.75 | 187.00 |
| 178     | SEG79    | -306.75 | 187.00 |
| 179     | SEG80    | -328.75 | 187.00 |
| 180     | SEG81    | -350.75 | 187.00 |
| 181     | SEG82    | -372.75 | 187.00 |
| 182     | SEG83    | -394.75 | 187.00 |
| 183     | SEG84    | -416.75 | 187.00 |
| 184     | SEG85    | -438.75 | 187.00 |
| 185     | SEG86    | -460.75 | 187.00 |
| 186     | SEG87    | -482.75 | 187.00 |
| 187     | SEG88    | -504.75 | 187.00 |
| 188     | SEG89    | -526.75 | 187.00 |
| 189     | SEG90    | -548.75 | 187.00 |
| 190     | SEG91    | -570.75 | 187.00 |
| 191     | SEG92    | -592.75 | 187.00 |
| 192     | SEG93    | -614.75 | 187.00 |
| 193     | SEG94    | -636.75 | 187.00 |
| 194     | SEG95    | -658.75 | 187.00 |
| 195     | SEG96    | -680.75 | 187.00 |
| 196     | SEG97    | -702.75 | 187.00 |
| 197     | SEG98    | -724.75 | 187.00 |
| 198     | SEG99    | -746.75 | 187.00 |
| 199     | SEG100   | -768.75 | 187.00 |
| 200     | SEG101   | -790.75 | 187.00 |



| PAD NO. | PIN Name | Х        | Υ      |
|---------|----------|----------|--------|
| 201     | SEG102   | -812.75  | 187.00 |
| 202     | SEG102   | -834.75  | 187.00 |
| 203     | SEG103   | -856.75  | 187.00 |
| 203     | SEG104   | -878.75  | 187.00 |
| 205     | SEG103   | -900.75  | 187.00 |
|         |          |          |        |
| 206     | SEG107   | -922.75  | 187.00 |
| 207     | SEG108   | -944.75  | 187.00 |
| 208     | SEG109   | -966.75  | 187.00 |
| 209     | SEG110   | -988.75  | 187.00 |
| 210     | SEG111   | -1010.75 | 187.00 |
| 211     | SEG112   | -1032.75 | 187.00 |
| 212     | SEG113   | -1054.75 | 187.00 |
| 213     | SEG114   | -1076.75 | 187.00 |
| 214     | SEG115   | -1098.75 | 187.00 |
| 215     | SEG116   | -1120.75 | 187.00 |
| 216     | SEG117   | -1142.75 | 187.00 |
| 217     | SEG118   | -1164.75 | 187.00 |
| 218     | SEG119   | -1186.75 | 187.00 |
| 219     | SEG120   | -1208.75 | 187.00 |
| 220     | SEG121   | -1230.75 | 187.00 |
| 221     | SEG122   | -1252.75 | 187.00 |
| 222     | SEG123   | -1274.75 | 187.00 |
| 223     | SEG124   | -1296.75 | 187.00 |
| 224     | SEG125   | -1318.75 | 187.00 |
| 225     | SEG126   | -1340.75 | 187.00 |
| 226     | SEG127   | -1362.75 | 187.00 |
| 227     | SEG128   | -1384.75 | 187.00 |
| 228     | SEG129   | -1406.75 | 187.00 |
| 229     | SEG130   | -1428.75 | 187.00 |
| 230     | SEG131   | -1450.75 | 187.00 |
| 231     | COM1     | -1494.95 | 187.00 |
| 232     | COM3     | -1517.95 | 187.00 |
| 233     | COM5     | -1540.95 | 187.00 |
| 234     | COM7     | -1563.95 | 187.00 |
| 235     | COM9     | -1586.95 | 187.00 |
| 236     | COM11    | -1609.95 | 187.00 |
| 237     | COM13    | -1632.95 | 187.00 |
| 238     | COM15    | -1655.95 | 187.00 |
| 239     | COM17    | -1678.95 | 187.00 |
| 240     | COM19    | -1767.00 | 264.50 |

| PAD NO. | PIN Name | X        | Y       |
|---------|----------|----------|---------|
| 241     | COM21    | -1767.00 | 241.50  |
| 242     | COM23    | -1767.00 | 218.50  |
| 243     | COM25    | -1767.00 | 195.50  |
| 244     | COM27    | -1767.00 | 172.50  |
| 245     | COM29    | -1767.00 | 149.50  |
| 246     | COM31    | -1767.00 | 126.50  |
| 247     | COM33    | -1767.00 | 103.50  |
| 248     | COM35    | -1767.00 | 80.50   |
| 249     | COM37    | -1767.00 | 57.50   |
| 250     | COM39    | -1767.00 | 34.50   |
| 251     | COM41    | -1767.00 | 11.50   |
| 252     | COM43    | -1767.00 | -11.50  |
| 253     | COM45    | -1767.00 | -34.50  |
| 254     | COM47    | -1767.00 | -57.50  |
| 255     | COM49    | -1767.00 | -80.50  |
| 256     | COM51    | -1767.00 | -103.50 |
| 257     | COM53    | -1767.00 | -126.50 |
| 258     | COM55    | -1767.00 | -149.50 |
| 259     | COM57    | -1767.00 | -172.50 |
| 260     | COM59    | -1767.00 | -195.50 |
| 261     | COM61    | -1767.00 | -218.50 |
| 262     | COM63    | -1767.00 | -241.50 |
| 263     | COMS     | -1767.00 | -264.50 |

## Note:

- 1. Unit: um
- 2. This is the default PAD Center Coordinate Table with 1/65 Duty. Other duty output mapping can be found in Section 6 FUNCTION DESCRIPTION.
- 3. Tolerance: +/- 0.05 um.
- 4. The definition of pin name is in full duty (65 duty).
- 5. The definition of output pin in different duty (55 Duty, 49 Duty and 33 Duty) please refers Figure 15~17.



## **4 BLOCK DIAGRAM**





# **5 HARDWARE PIN DESCRIPTION**

# **5-1 LCD Driver Output Pins**

| Pin Name | Туре                                                                                              |                                                    |                               | Description         |                     |   | Pins |
|----------|---------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------|---------------------|---------------------|---|------|
|          | LCD segment d                                                                                     |                                                    | uts.<br>frame control the c   | output voltage.     |                     |   |      |
|          |                                                                                                   | Display data Frame                                 | Segment Driver Output Voltage |                     |                     | i |      |
|          |                                                                                                   |                                                    | Frame                         | Normal Display      | Inverse Display     |   |      |
| SEG0 to  | SEG0 to<br>SEG131                                                                                 | Н                                                  | +                             | VG                  | VSS                 |   | 132  |
| SEG131   |                                                                                                   | Н                                                  | -                             | VSS                 | VG                  |   | 132  |
|          |                                                                                                   | L                                                  | +                             | VSS                 | VG                  |   |      |
|          |                                                                                                   | L                                                  | -                             | VG                  | VSS                 |   |      |
|          |                                                                                                   | Display C<br>Power Sa                              | •                             | VSS                 | VSS                 |   |      |
|          | The internal scanning signal and the frame control the output volta  Common Driver Output Voltage |                                                    | oltage.                       |                     |                     |   |      |
|          |                                                                                                   | Scan Signal                                        | Scan signal Frame             | Normal Display      | Inverse Display     |   |      |
| COM0 to  | 0                                                                                                 | Н                                                  | +                             | XV0                 |                     |   | 64   |
| COM63    | O                                                                                                 | Н                                                  | -                             | VO                  |                     |   | 04   |
|          |                                                                                                   | L                                                  | +                             | VM                  |                     |   |      |
|          |                                                                                                   | L                                                  | -                             | VM                  |                     |   |      |
|          |                                                                                                   | Display C<br>Power Sa                              |                               | V                   | SS                  |   |      |
|          |                                                                                                   | LCD common d                                       | river outp                    | uts for icons.      |                     |   |      |
| COMS     | 0                                                                                                 | The output signals of these two pins are the same. |                               |                     | 2                   |   |      |
|          |                                                                                                   | When icon featu                                    | ure is not                    | used, these pins sh | nould be left open. |   |      |

## **5-2 Microprocessor Interface Pins**

| Pin Name | Tyma | Description                                                            | Pins |
|----------|------|------------------------------------------------------------------------|------|
| Pin Name | Туре | Description                                                            | Pins |
| RSTB     |      | Hardware reset input pin. When RSTB is "L", internal initialization is | 4    |
| KOID     |      | executed and the internal registers will be initialized.               |      |
| CSB I    |      | Chip select input pin. Interface access is enabled when CSB is "L".    | 4    |
|          |      | When CSB is non-active (CSB="H"), D[7:0] pins are high impedance.      | '    |
|          |      | It determines whether the access is related to data or command.        |      |
| A0       | ı    | A0="H": Indicates that signals on D[7:0] are display data.             | 1    |
|          |      | A0="L": Indicates that signals on D[7:0] are command.                  |      |



| Pin Name  | Туре |                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                           |                |                                                                                             | Pins                                                                                                                                                       |   |  |  |  |  |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|
| Fill Name | туре | Read/M                                                                                                                                                                                                                                                                                                                                                                     | Description  Read/Write execution control pin. When PSB is "H",                                                                                           |                |                                                                                             |                                                                                                                                                            |   |  |  |  |  |
|           |      | C86                                                                                                                                                                                                                                                                                                                                                                        | MPU<br>Type                                                                                                                                               | RWR            | Description                                                                                 |                                                                                                                                                            |   |  |  |  |  |
| RWR       |      | Н                                                                                                                                                                                                                                                                                                                                                                          | 6800<br>series                                                                                                                                            | R/W            | Read/Write control input pin.  R/W="H": read.  R/W="L": write.                              | 1                                                                                                                                                          |   |  |  |  |  |
| RVVK      | '    | L                                                                                                                                                                                                                                                                                                                                                                          | 8080<br>series                                                                                                                                            | WR             | Write enable input pin. Signals on D[7:0] will be latched at the rising edge of /WR signal. | ı                                                                                                                                                          |   |  |  |  |  |
|           |      | RWR is                                                                                                                                                                                                                                                                                                                                                                     | WR is used to decide slave address (SA1) in I2C serial interface. WR is not used in 3-line and 4-line SPI interface and should fix to "H" y VDD1 or VDDH. |                |                                                                                             |                                                                                                                                                            |   |  |  |  |  |
|           |      | Read/W                                                                                                                                                                                                                                                                                                                                                                     | ead/Write execution control pin. When PSB is "H",  C86                                                                                                    |                |                                                                                             |                                                                                                                                                            |   |  |  |  |  |
| ERD       | I    | 1                                                                                                                                                                                                                                                                                                                                                                          | Н                                                                                                                                                         | 6800<br>series | Е                                                                                           | Read/Write control input pin.  R/W="H": When E is "H", D[7:0] are in output mode.  R/W="L": Signals on D[7:0] are latched at the falling edge of E signal. | 1 |  |  |  |  |
|           |      | L                                                                                                                                                                                                                                                                                                                                                                          | 8080<br>series                                                                                                                                            | /RD            | Read enable input pin. When /RD is "L", D[7:0] are in output mode.                          |                                                                                                                                                            |   |  |  |  |  |
|           |      | ERD is                                                                                                                                                                                                                                                                                                                                                                     | RD is used to decide slave address (SA0) in I2C serial interface. RD is not used in 3-Line and 4-Line SPI interface and should fix to "H" y VDD1 or VDDH. |                |                                                                                             |                                                                                                                                                            |   |  |  |  |  |
|           | I/O  | When using 8-bit parallel interface: (6800 or 8080 mode) 8-bit bi-directional data bus. Connect to the data bus of 8-bit microprocessor.                                                                                                                                                                                                                                   |                                                                                                                                                           |                |                                                                                             |                                                                                                                                                            |   |  |  |  |  |
| D[7:0]    | I/O  | When CSB is non-active (CSB="H"), D[7:0] pins are high impedance.  When using serial interface: 4-line SPI, 3-line SPI or I2C serial interface  D[0]=SCL: Serial clock input.  D[1]=SDA_IN: Serial data input.  D[2:3]=SDA_OUT: Serial data output.  D[1:3] must be connected together as SDA.  D[4:7]=(1,1,1,1): ID Pin. D[4:7] should fix to "H" or "L" by VDDH or VSSL. |                                                                                                                                                           |                |                                                                                             |                                                                                                                                                            |   |  |  |  |  |

## Note:

1. After VDD1 is turned ON, any MPU interface pins cannot be left floating.



5-3 Configuration Pins

| Pin Name  | Туре |                                                         |                                                                | Des         | cription                           |                      |           | Pins |  |  |
|-----------|------|---------------------------------------------------------|----------------------------------------------------------------|-------------|------------------------------------|----------------------|-----------|------|--|--|
| VDDH      | 0    | Logic "1" le                                            | Logic "1" level for option pins which should connected to "H". |             |                                    |                      |           |      |  |  |
| VSSL      | 0    | Logic "0" le                                            | Logic "0" level for option pins which should connected to "L". |             |                                    |                      |           |      |  |  |
| PSB       | 1    | PSB selects                                             | s the interfa                                                  | ce type: Se | erial or Pa                        | arallel.             |           | 1    |  |  |
| C86       | ı    | C86 selects                                             | the microp                                                     | rocessor ty | pe in pa                           | rallel interface mod | e.        | 1    |  |  |
|           |      | SI2 selects                                             | the interfac                                                   | e type: I2C | serial in                          | terface or not       |           |      |  |  |
|           |      | SI2                                                     | PSB                                                            | C86         |                                    | Selected Interface   | •         |      |  |  |
| SI2       |      | "L"                                                     | "L"                                                            | "L"         | Serial 3                           | -Line SPI Interface  |           |      |  |  |
|           | I    | "L"                                                     | "L"                                                            | "H"         | Serial 4                           | -Line SPI Interface  |           |      |  |  |
|           |      | "L"                                                     | "H"                                                            | "L"         | Parallel 8080 Series MPU Interface |                      |           | 1    |  |  |
|           |      | "L"                                                     | "H"                                                            | "H"         | Parallel 6800 Series MPU Interf    |                      | Interface |      |  |  |
|           |      | "H"                                                     | "L"                                                            | "X"         | I2C Ser                            | ial Interface        |           |      |  |  |
|           |      | Please re                                               | Please refer to "APPLICATION NOTES" and "Micro                 |             |                                    |                      |           |      |  |  |
|           |      | Interface" (                                            | Section 6) f                                                   | or detailed | connecti                           | on of the selected i | nterface. |      |  |  |
|           |      | These pins select the display duty and bias of ST7567S. |                                                                |             |                                    |                      |           |      |  |  |
|           |      | SEL2                                                    | SEL1                                                           | Du          | ty                                 | Bias                 |           |      |  |  |
|           |      | "L"                                                     | "L"                                                            | 1/6         | 5                                  | 1/9 or 1/7           |           |      |  |  |
| QEI [2:4] | I    | "L"                                                     | "H"                                                            | 1/4         | .9                                 | 1/8 or 1/6           |           | 2    |  |  |
| SEL[2:1]  |      | "H"                                                     | "L"                                                            | 1/3         | 3                                  | 1/6 or 1/5           |           | 2    |  |  |
|           |      | "H"                                                     | "H"                                                            | 1/5         | 5 1/8 or 1/6                       |                      |           |      |  |  |
|           |      | Note:                                                   |                                                                |             |                                    |                      |           |      |  |  |
|           |      | The detaile                                             | d definition                                                   | of output p | in name                            | can be found in Fig  | . 14~17.  |      |  |  |



5-4 Power System Pins

| Pin Name | Туре  | Description                                                           | Pins |
|----------|-------|-----------------------------------------------------------------------|------|
| VDD1     | Power | Digital power. If VDD1=VDD2, connect to VDD2 externally.              | 3    |
| VDD2     | Power | Analog power. If VDD1=VDD2, connect to VDD1 externally.               | 4    |
| VDD3     | Power | Power for reference voltage circuit.                                  | 2    |
| VSS1     | Power | Digital ground. Connect to VSS2 externally.                           | 2    |
| VSS2     | Power | Analog ground. Connect to VSS1 externally.                            | 3    |
| VSS3     | Power | Ground for reference voltage circuit.                                 | 1    |
|          |       | V0 is the LCD driving voltage for common circuits at negative frame.  |      |
| V0O      |       | V0O is the output of V0 regulator.                                    | 2    |
| VOI      | Power | V0I is the V0 input of common circuits.                               | 3    |
| VOI      |       | Be sure that: V0 ≥ VG >VM> VSS ≥ XV0 (under operation).               | 3    |
|          |       | V0O, V0I should be connected together in ITO layout.                  |      |
|          |       | XV0 is the LCD driving voltage for common circuits at positive frame. |      |
| XV0O     | Power | XV0O is the output of XV0 regulator.                                  | 2    |
| XV0I     | rowei | XV0I is the XV0 input of common circuits.                             | 3    |
|          |       | XV0O, XV0I should be connected together in ITO layout.                |      |
|          |       | VG is the LCD driving voltage for segment circuits.                   |      |
| VGO      |       | VGO is the output of VG regulator.                                    | 1    |
| VGI      | Power | VGI is the VG input of segment circuits.                              | 3    |
| VGI      |       | VGO, VGI should be connected together in ITO layout.                  | 3    |
|          |       | 1.6V ≤ VG < VDD2-0.2V.                                                |      |
| VMO      | Power | VM is the LCD driving voltage for common circuits.                    | 2    |
| VIVIO    | rower | 0.8V ≤ VM < VG.                                                       |      |

# 5-5 Test Pins

| Pin Name | Туре | Description                                         | Pins |
|----------|------|-----------------------------------------------------|------|
| T1~T11   | Т    | Do NOT use. Reserved for testing. Must be floating. | 11   |
| TSEL     | Т    | TSEL must be connected to "L" by VSSL.              | 1    |



## 5-6 Recommend ITO Resistance

| Pin Name                                                            | ITO Resistance |
|---------------------------------------------------------------------|----------------|
| T[11:1],VMO                                                         | Floating       |
| VDD1, VDD2, VDD3                                                    | < 100Ω         |
| VSS1, VSS2, VSS3                                                    | < 70Ω          |
| V0(V0I,V0O), XV0(XVI,XV0O), VG(VGI,VGO)                             | < 200 Ω        |
| A0, RWR, ERD, CSB, D[7:0]                                           | < 700Ω         |
| PSB, C86, SEL[2:1],SI2,TSEL                                         | < 5KΩ          |
| D[0](I2C - SCL),D[3:1](I2C - SDA)                                   | <100Ω          |
| D[0](3-line or 4-line SPI - SCL),D[3:1](3-line or 4-line SPI - SDA) | <300Ω          |
| RSTB *1                                                             | 2~3ΚΩ          |

## Note:

- 1. To prevent the ESD pulse resetting the internal register, applications should increase the resistance of RSTB signal (add a series resistor or increase ITO resistance). The value is different from modules.
- 2. The option setting to be "H" should connect to VDD1 or VDDH.
- 3. The option setting to be "L" should connect to VSS1 or VSSL.

6800-series parallel interface



## **6 FUNCTION DESCRIPTION**

## 6-1 Microprocessor Interface

#### 6-1-1 Chip Select Input

CSB pin is used for chip selection. When CSB is "L", the microprocessor interface is enabled and ST7567S can interface with an MPU. When CSB is "H", the inputs of A0, ERD and RWR with any combination will be ignored and D[7:0] are high impedance. In the serial interface (3-Line, 4-Line SPI and I2C), the internal shift register and serial counter are reset when CSB is "H".

#### 6-1-2 Interface Selection

The interface selection is controlled by C86, PSB and SI2 pins. The selection for parallel or serial interface is shown in Table 1.

**PSB ERD** SI2 **C86 CSB RWR MPU Interface** A<sub>0</sub> D[7:0] "L" "" "L" Refer to serial 3-Line SPI interface "L" "L" "H" interface. 4-Line SPI interface 8080-series parallel "L" "H" "L" **CSB** /RD /WR Α0 interface D[7:0] 6800-series parallel "L" "H" "H" Ε R/W interface Refer to serial "L" "X" "H" I2C serial interface SA<sub>0</sub> SA1 interface.

Table 1. Parallel/Serial Interface Mode

### 6-1-3 Parallel Interface

"H"

"H"

When PSB= "H", the 8-bit bi-directional parallel interface is enabled and the type of MPU is selected by "C86" pin as shown in Table 2. The data transfer type is determined by signals on A0, ERD and RWR as shown in Table 3.

**PSB C86 CSB ERD RWR** D[7:0] **MPU Interface A0** "L" /WR "H" /RD 8080-series parallel interface **CSB** Α0 D[7:0]

**Table 2. Microprocessor Selection for Parallel Interface** 

| Table 3. Parallel Data | a Transfer Type |
|------------------------|-----------------|
|------------------------|-----------------|

R/W

Ε

| Commo | on Pins | 6800-Series |           | 8080-     | Series    | Description                               |  |  |  |  |  |  |
|-------|---------|-------------|-----------|-----------|-----------|-------------------------------------------|--|--|--|--|--|--|
| CSB   | A0      | E (ERD)     | R/W (RWR) | /RD (ERD) | /WR (RWR) | Description                               |  |  |  |  |  |  |
|       | "H"     | "H"         | "H"       | "L"       | "H"       | Display data read out                     |  |  |  |  |  |  |
|       | "H"     | "H"         | "L"       | "H"       | "L"       | Display data write                        |  |  |  |  |  |  |
| "L"   | "L"     | "H"         | "H"       | "L"       | "H"       | Internal status read                      |  |  |  |  |  |  |
|       | "L"     | "H"         | "L"       | "H"       | "L"       | Writes to internal register (instruction) |  |  |  |  |  |  |

Ver 1.4 17/68 2016/07/13

The un-used pins are marked as "---" and should be fixed to "H" by VDD1 or VDDH.



#### 6-1-4 Setting Serial Interface

| Serial Mode          | SI2 | PSB | C86 | CSB | Α0 | ERD | RWR | D[7:0]                          |
|----------------------|-----|-----|-----|-----|----|-----|-----|---------------------------------|
| 3-Line SPI interface | "L" | "L" | "L" | CSB |    |     |     | ID3,ID2,ID1,ID0,SDA,SDA,SDA,SCL |
| 4-Line SPI interface | "L" | "L" | "H" | CSB | A0 |     |     | ID3,ID2,ID1,ID0,SDA,SDA,SDA,SCL |
| I2C serial interface | "H" | "L" | "X" |     |    | SA0 | SA1 | ID3,ID2,ID1,ID0,SDA,SDA,SDA,SCL |

<sup>\*</sup> The un-used pins are marked as "---" and should be fixed to "H" by VDD1 or VDDH.

#### Note:

- 1. The option setting to be "H" should connect to VDD1 or VDDH.
- 2. The option setting to be "L" should connect to VSS1 or VSSL.

## 6-2 4-line SPI interface (SI2="L", PSB="L" and C86="H")

When ST7567S is active (CSB="L"), serial data (SDA) and serial clock (SCL) inputs are enabled. When ST7567S is not active (CSB="H"), the internal 8-bit shift register and 3-bit counter are reset. Serial data on SDA is latched at the rising edge of serial clock on SCL. After the 8<sup>th</sup> serial clock, the serial data will be processed to be 8-bit parallel data. The address selection pin (A0), which is latched at the 8<sup>th</sup> clock, indicates the 8-bit parallel data is display data or instruction. The 8-bit parallel data will be display data when A0 is "H" and will be instruction when A0 is "L". The read feature is not available in this mode. The DDRAM column address pointer will be increased by one automatically after each byte of DDRAM access. Please note that the SCL signal quality is very important and external noise maybe causes unexpected data/instruction latch.



#### Note:

Some MPU will set the interface to be Hi-Z (high impedance) mode when power saving mode or after hardware reset. This is not allowed when the VDD1of ST7567S is turned ON. Because the floating input (especially for those control pins such as CSB, RSTB, RWR or ERD...) maybe cause abnormal latch and cause abnormal display.

Ver 1.4 18/68 2016/07/13

<sup>\*</sup> C86 is marked as "X" and can be fixed to "H" or "L".



# 6-3 3-line SPI interface (SI2="L", PSB="L" and C86="L")

The 3-Line SPI (9-bit) uses 3 pins (CSB, SDA & SCL) to communicate with MPU. When CSB is "L", IC is active and the SDA and SCL pins are enabled. Serial data is latched at the rising edge of serial clock. The internal shift register collects serial bits and reformat them into 8-bit data after the last (9<sup>th</sup>) clock. After CSB returns to "H", IC is inactive and the internal shift register and counter are reset. The parameter/command indicator is the "A0" bit at the 1<sup>st</sup> bit of each 9-bit serial data.

## Write Parameter by 3-Line SPI (A0=1)

When A0 is "1", the transferred 8-bit is parameter.



## Write Instruction by 3-Line SPI (A0=0)

When A0 is "0", the transferred 8-bit is instruction.





## 6-4 I2C serial interface (SI2="H, "PSB="L" and C86="X")

The I2C Interface is for bi-directional, two-line communication between different ICs or modules. The two lines are a Serial Data line (SDA) and a Serial Clock line (SCL). Both lines must be connected with a pull-up resistor which drives SDA and SCL to high when the bus is not busy. Data transfer can be initiated only when the bus is not busy.

#### 6-4-1 Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse because changes of SDA line at this time will be interpreted as START or STOP. Bit transfer is illustrated in Fig 5.



6-4-2 Start and Stop Conditions

Both SDA and SCL lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of SDA, while SCL is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of SDA while SCL is HIGH is defined as the STOP condition (P). The START and STOP conditions are illustrated in Fig 6.



Ver 1.4 20/68 2016/07/13



#### 6-4-3 System Configuration

The system configuration is illustrated in Fig. 7 and some word-definitions are explained below:

- Transmitter: the device which sends the data to the bus.
- Receiver: the device which receives the data from the bus.
- Master: the device which initiates a transfer generates clock signals and terminates a transfer.
- Slave: the device which is addressed by a master.
- Multi-Master: more than one master can attempt to control the bus at the same time without corrupting the message.
- Arbitration: the procedure to ensure that, if more than one master tries to control the bus simultaneously, only one is allowed to do so and the message is not corrupted.
- Synchronization: procedure to synchronize the clock signals of two or more devices.



## 6-4-4 Acknowledgement

Each byte of eight bits is followed by an acknowledge-bit. The acknowledge-bit is a HIGH signal put on SDA by the transmitter during the time when the master generates an extra acknowledge-related clock pulse. A slave receiver which is addressed must generate an acknowledge-bit after the reception of each byte. The device that acknowledges must pull-down the SDA line during the acknowledge-clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge-related clock pulse (set-up and hold times must be taken into consideration). Acknowledgement on the I2C Interface is illustrated in Fig 8.



Ver 1.4 21/68 2016/07/13



#### 6-4-5 I2C Interface Protocol

ST7567S supports command/data write to addressed slaves on the bus.

Before any data is transmitted on the I2C Interface, the device, which should respond, is addressed first. Four 7-bit slave addresses (01111**00**, 01111**10** and 01111**11**) are reserved for ST7567S. The least significant 2 bits of the slave address is set by connecting SA0 and SA1 to either logic 0 (VSSL) or logic 1 (VDDH). The I2C Interface protocol is illustrated in Fig 9.

The sequence is initiated with a START condition (S) from the I2C Interface master, which is followed by the slave address. All slaves with the corresponding address acknowledge in parallel, all the others will ignore the I2C Interface transfer. After acknowledgement, one or more command words are followed and define the status of the addressed slaves. A command word consists of a control byte, which defines Co and A0, and a data byte.

The last control byte is tagged with a cleared most significant bit (i.e. the continuation bit Co). After a control byte with a cleared Co bit, only data byte(s) will follow. The state of the A0 bit defines whether the following data bytes are interpreted as commands or as RAM data. All addressed slaves on the bus also acknowledge the control and data bytes. After the last control byte either a series of display data bytes or command data bytes may follow (depending on the A0 bit setting).

If the A0 bit of the last control byte is set to logic 1, these data bytes (display data bytes) will be stored in the display RAM at the address specified by the internal data pointer. The data pointer is automatically updated and the data is directed to the intended ST7567S device.

If the A0 bit of the last control byte is set to logic 0, these data bytes (command data byte) will be decoded and the setting of ST7567S will be changed according to the received commands.

Only the addressed slave makes the acknowledgement after each byte. At the end of the transmission the bus master issues a STOP condition (P). If no acknowledge is generated by the master after a byte, the driver stops transferring data to the master.





#### 6-5 Data Transfer

ST7567S uses bus latch and internal data bus for parallel interface data transfer. When writing data from MPU to the DDRAM, data is automatically transferred from the bus latch to the DDRAM as shown in Fig.10. When reading data from the on-chip DDRAM to MPU, the first read cycle reads the content in bus latch (dummy read) and the data that MPU should read will be output at the next read cycle as shown in Fig. 11. That means: after setting the target address, a dummy read cycle is required before the following read-operation. Therefore, the data of the specified address cannot be read at the first read of display data right after setting the address, but can be read at the second read of display data.





Note: Dummy bit description (Read RAM Mode)

8080 interface: 8-bit 6800 interface: 8-bit 3-Line interface: 1-bit 4-Line interface: 1-bit I2C interface: 8-bit



## 7 DISPLAY DATA RAM (DDRAM)

ST7567S is built-in a RAM with 132X65 bit capacity which stores the display data. The display data RAM (DDRAM) store the dot data of the LCD. It is an addressable array with 132 columns by 65 rows (8-page with 8-bit and 1-page with 1-bit). The X-address is directly related to the column output number. Each pixel can be selected when the page and column addresses are specified (please refer to Fig.12 detailed illustration). The rows are divided into: 8 pages (Page-0 ~ Page-7) each with 8 lines (for COM0~63) and Page-8 with only 1 line (COMS, for icon). The display data (D7~D0) corresponds to the LCD common-line direction and D0 is on top. All pages can be accessed through D[7:0] directly except icon page. Icon RAM uses only 1-bit of data bus (D0). Refer to Fig. 13 for detailed illustration. The microprocessor can write to and read from DDRAM by the I/O buffer. Since the LCD controller operates independently, data can be written into DDRAM at the same time as data is being displayed without causing the LCD flicker or data-conflict.







## 7-1 Addressing

Data is downloaded into the Display Data RAM matrix in ST7567S as byte-format. The Display Data RAM has a matrix of 132 by 65 bits. The address ranges are: X=0~131 (column address), Y=0~8 (page address). Addresses outside these ranges are not allowed.

## 7-2 Page Address Circuit

This circuit provides the page address of DDRAM. It incorporates 4-bit Page Address Register which can be modified by the "Page Address Set" instruction only. The Page Address must be set before accessing DDRAM content. Page Address "8" is a special RAM area for the icons with only one valid bit: D0.

## 7-3 Column Address Circuit

The column address of DDRAM is specified by the Column Address Set command. Column Address Circuit has 8-bit preset counter that provides Column Address to the Display Data RAM (DDRAM). This allows MPU accessing DDRAM content continuously. The column address is automatically incremented from the start up to the end column. During auto-increment, the column address returns to the start address as the end column (counter value) is reached.

Furthermore, Register MX and MY makes it possible to invert the relationship between the DDRAM and the outputs (COM/SEG). It is necessary to rewrite the display data into DDRAM after changing MX setting.

Ver 1.4 25/68 2016/07/13

The relation between DDRAM and outputs with different MX or MY setting is shown below.



Figure 14 DDRAM and Output Map (COM/SEG) 1/65 Duty





Figure 15 DDRAM and Output Map (COM/SEG) 1/49 Duty





Figure 16 DDRAM and Output Map (COM/SEG) 1/33 Duty





Figure 17 DDRAM and Output Map (COM/SEG) 1/55 Duty



#### 7-4 Line Address Circuit

The Line Address Circuit incorporates a counter and a Line Address register which is changed only by the "Display Start Line Set" instruction. This circuit assigns DDRAM a Line Address corresponding to the first display line (COM0). Therefore, by setting Line Address repeatedly, ST7567S can realize the screen scrolling without changing the contents of DDRAM as shown in Fig. 18. The last common is always the COMS (common output for the icons). That means the icons will never scroll with the general display data.



Figure 18 Start Line Function



## 7-5 Display Data Latch Circuit

The display data latch circuit latches temporarily display data of each segment output which will be output at the next clock. The special functions such as reverse display, display OFF and display all points ON only change the data in the latch and the content in the Display Data RAM is not changed.

## 7-6 Oscillation Circuit

The built-in oscillation circuit generates the system clock for the liquid crystal driving circuit. The oscillation circuit is enabled after initializing ST7567S. The clock will not be output to reduce the power consumption.

## 7-7 Liquid Crystal Driver Power Circuit

The built-in power circuits generate the voltage levels which are necessary to drive the liquid crystal. It consumes low power with the fewest external components. The built-in power system has voltage booster, voltage regulator and voltage follower circuits. Before power ST7567S OFF, a Power OFF procedure is needed (please refer to the OPERATION FLOW section).

## 7-8 External Components of Power Circuit

The detailed values of these two capacitors are determined by the panel size and loading.



Components selection notes:

- If the panel size is larger than 2" or heavy loading, must be added the capacitor C1 and C2.
- If the icon is used, please add capacitors C1 and C2.
- The referential external component value:

C1=0.1uF~1.0uF (Non-Polar/25V, default N.C.)

C2=0.1uF~1.0uF (Non-Polar/6V, default N.C.)

R1=500K $\Omega$ ~1M $\Omega$  (default N.C.)

- Higher capacitor values are recommended for ripple reduction.
- In order to avoid the characteristic differences of the LCD panel. The capacitor values should be verified according to the display performance on LCD panel.

## **Regulator Circuit**

The built-in high accuracy regulation circuit has 8 regulation ratios and each one has 64 EV-levels for voltage adjustment. Without additional external component, the output voltage can be changed by instructions such as "Regulation Ratio" and "Set EV". The detailed setting method can be found in the INSTRUCTION DESCRIPTION section.

Ver 1.4 31/68 2016/07/13



## **8 RESET CIRCUIT**

Setting RSTB to "L" can initialize internal function. While RSTB is "L", no instruction except read status can be accepted. RSTB pin must connect to the reset pin of MPU and initialization by RSTB pin is essential before operating. Please note the hardware reset is not same as the software reset. When RSTB becomes "L", the hardware reset procedure will start. When RESET instruction is executed, the software reset procedure will start. The procedure is listed below:

| Procedure                                                           | Hardware<br>Reset | Software<br>Reset |
|---------------------------------------------------------------------|-------------------|-------------------|
| Display OFF: D=0, all SEGs/COMs output at VSS                       | V                 | X                 |
| Normal Display: INV=0, AP=0                                         | V                 | X                 |
| SEG Normal Direction: MX=0                                          | V                 | X                 |
| Clear Serial Counter and Shift Register (if using Serial Interface) | V                 | X                 |
| Bias Selection: BS=0                                                | V                 | X                 |
| Booster Level BL=0                                                  | V                 | X                 |
| Exit Power Saving Mode                                              | V                 | X                 |
| Power Control OFF: VB=0, VR=0, VF=0                                 | V                 | X                 |
| Exit Read-modify-Write mode                                         | V                 | V                 |
| Start Line S[5:0]=0                                                 | V                 | V                 |
| Column Address X[7:0]=0                                             | V                 | V                 |
| Page Address Y[3:0]=0                                               | V                 | V                 |
| COM Normal Direction: MY=0                                          | V                 | V                 |
| V0 Regulation Ratio RR[2:0]=(1,0,0)                                 | V                 | V                 |
| EV[5:0]=(1,0,0,0,0,0)                                               | V                 | V                 |

After power-on, RAM data are undefined and the display status is "Display OFF". It's better to initialize whole DDRAM (ex: fill all 00h or write the display pattern) before turning the Display ON. Besides, the power is not stable at the time that the power is just turned ON. A hardware reset is needed to initialize those internal registers after the power is stable.



# 9 INSTRUCTION

# 9-1 INSTRUCTION TABLE

| INSTRUCTION            | A0 | R/W   |    |    | С   | OMMAI  | ND BYT | Έ   |     |     | DESCRIPTION                                                                      |  |
|------------------------|----|-------|----|----|-----|--------|--------|-----|-----|-----|----------------------------------------------------------------------------------|--|
| INSTRUCTION            | AU | (RWR) | D7 | D6 | D5  | D4     | D3     | D2  | D1  | D0  | DESCRIPTION                                                                      |  |
| (1) Display ON/OFF     | 0  | 0     | 1  | 0  | 1   | 0      | 1      | 1   | 1   | D   | D=1, display ON<br>D=0, display OFF                                              |  |
| (2) Set Start Line     | 0  | 0     | 0  | 1  | S5  | S4     | S3     | S2  | S1  | S0  | Set display start line                                                           |  |
| (3) Set Page Address   | 0  | 0     | 1  | 0  | 1   | 1      | Y3     | Y2  | Y1  | Y0  | Set page address                                                                 |  |
| (4)Set Column Address  | 0  | 0     | 0  | 0  | 0   | 1      | X7     | X6  | X5  | X4  | Set column address (MSB)                                                         |  |
| (4)Set Column Address  | 0  | 0     | 0  | 0  | 0   | 0      | ХЗ     | X2  | X1  | X0  | Set column address (LSB)                                                         |  |
| (5) Read Status        | 0  | 1     | 0  | MX | D   | RST    | 0      | 0   | 0   | 0   | Read IC Status                                                                   |  |
| (6) Write Data         | 1  | 0     | D7 | D6 | D5  | D4     | D3     | D2  | D1  | D0  | Write display data to RAM                                                        |  |
| (7) Read Data          | 1  | 1     | D7 | D6 | D5  | D4     | D3     | D2  | D1  | D0  | Read display data from RAM                                                       |  |
| (8) SEG Direction      | 0  | 0     | 1  | 0  | 1   | 0      | 0      | 0   | 0   | MX  | Set scan direction of SEG<br>MX=1, reverse direction<br>MX=0, normal direction   |  |
| (9) Inverse Display    | 0  | 0     | 1  | 0  | 1   | 0      | 0      | 1   | 1   | INV | INV =1, inverse display INV =0, normal display                                   |  |
| (10) All Pixel ON      | 0  | 0     | 1  | 0  | 1   | 0      | 0      | 1   | 0   | AP  | AP=1, set all pixel ON<br>AP=0, normal display                                   |  |
| (11) Bias Select       | 0  | 0     | 1  | 0  | 1   | 0      | 0      | 0   | 1   | BS  | Select bias setting 0=1/9; 1=1/7 (at 1/65 duty)                                  |  |
| (12) Read-modify-Write | 0  | 0     | 1  | 1  | 1   | 0      | 0      | 0   | 0   | 0   | Column address increment:<br>Read:+0 , Write:+1                                  |  |
| (13) END               | 0  | 0     | 1  | 1  | 1   | 0      | 1      | 1   | 1   | 0   | Exit Read-modify-Write mode                                                      |  |
| (14) RESET             | 0  | 0     | 1  | 1  | 1   | 0      | 0      | 0   | 1   | 0   | Software reset                                                                   |  |
| (15) COM Direction     | 0  | 0     | 1  | 1  | 0   | 0      | MY     | -   | -   | -   | Set output direction of COM<br>MY=1, reverse direction<br>MY=0, normal direction |  |
| (16) Power Control     | 0  | 0     | 0  | 0  | 1   | 0      | 1      | VB  | VR  | VF  | Control built-in power circuit ON/OFF                                            |  |
| (17) Regulation Ratio  | 0  | 0     | 0  | 0  | 1   | 0      | 0      | RR2 | RR1 | RR0 | Select regulation resistor ratio                                                 |  |
| (19) Set EV            | 0  | 0     | 1  | 0  | 0   | 0      | 0      | 0   | 0   | 1   | Double command!! Set                                                             |  |
| (18) Set EV            | 0  | 0     | 0  | 0  | EV5 | EV4    | EV3    | EV2 | EV1 | EV0 | electronic volume (EV) level                                                     |  |
|                        | 0  | 0     | 1  | 1  | 1   | 1      | 1      | 0   | 0   | 0   | Double command!!                                                                 |  |
| (19) Set Booster       | 0  | 0     | 0  | 0  | 0   | 0      | 0      | 0   | 0   | BL  | Set booster level:<br>BL=0: 4X<br>BL=1: 5X                                       |  |
| (20) Power Save        | 0  | 0     |    |    | Cor | npound | Comm   | and | •   |     | Display OFF + All Pixel ON                                                       |  |
| (21) NOP               | 0  | 0     | 1  | 1  | 1   | 0      | 0      | 0   | 1   | 1   | No operation                                                                     |  |
| (00) CDI Da 1 Ot-1::   | 0  | 1     | 1  | 1  | 1   | 1      | 1      | 1   | 0   | 0   | CDI read atatus                                                                  |  |
| (22) SPI Read Status   | 0  | 1     | 0  | MX | D   | RST    | ID3    | ID2 | ID1 | ID0 | SPI read status command                                                          |  |
| (00) CDI Dood DDD 444  | 0  | 1     | 1  | 1  | 1   | 1      | 1      | 1   | 0   | 1   | CDI road DDDAM agrees and                                                        |  |
| (23) SPI Read DDRAM    | 1  | 1     | D7 | D6 | D5  | D4     | D3     | D2  | D1  | D0  | SPI read DDRAM command                                                           |  |

Note: Symbol "-" means this bit can be "H" or "L".



## 9-2 INSTRUCTION DESCRIPTION

## 9-2-1 Display ON/OFF

The D flag selects the display mode.

| A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 0  | 1  | 0  | 1  | 1  | 1  | D  |

D=1: Normal Display Mode.

D=0: Display OFF. All SEGs/COMs output with VSS.

#### 9-2-2 Set Start Line

This instruction sets the line address of the Display Data RAM to determine the initial display line. The display data of the specified line address is displayed at the top row (COM0) of the LCD panel.

| A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 0  | 1  | S5 | S4 | S3 | S2 | S1 | S0 |

| S5 | S4 | S3  | S2 | S1  | S0  | Line address |
|----|----|-----|----|-----|-----|--------------|
| 0  | 0  | 0   | 0  | 0   | 0   | 0            |
| 0  | 0  | 0   | 0  | 0   | 1   | 1            |
| 0  | 0  | 0   | 0  | 1   | 0   | 2            |
| 0  | 0  | 0   | 0  | 1   | 1   | 3            |
| :  | :  | • • | •  | • • | • • | •            |
| 1  | 1  | 1   | 1  | 0   | 1   | 61           |
| 1  | 1  | 1   | 1  | 1   | 0   | 62           |
| 1  | 1  | 1   | 1  | 1   | 1   | 63           |

## 9-2-3 Set Page Address

Y [3:0] defines the Y address vector address of the display RAM.

| A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 0  | 1  | 1  | Y3 | Y2 | Y1 | Y0 |

| Y3 | Y2  | Y1  | Y0  | Page Address      | Valid Bit |
|----|-----|-----|-----|-------------------|-----------|
| 0  | 0   | 0   | 0   | Page0             | D0~ D7    |
| 0  | 0   | 0   | 1   | Page1             | D0~ D7    |
| 0  | 0   | 1   | 0   | Page2             | D0~ D7    |
| :  | • • | • • | • • | •                 | :         |
| 0  | 1   | 1   | 0   | Page6             | D0~ D7    |
| 0  | 1   | 1   | 1   | Page7             | D0~ D7    |
| 1  | 0   | 0   | 0   | Page8 (icon page) | D0        |



#### 9-2-4 Set Column Address

This instruction is used to define area of DDRAM where MCU can access. The column address is automatically increased by one after each byte of display data access (read/write). The X[7:0] setting that must be less than or equal to "83h". If X[7:0] setting is great than 83h, out of DDRAM range will be ignored.

| Α0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 0  | 0  | 0  | 1  | X7 | X6 | X5 | X4 |

| A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 0  | 0  | 0  | 0  | Х3 | X2 | X1 | X0 |

| X7 | Х6    | X5  | X4  | Х3 | X2  | X1    | X0    | Column Address |
|----|-------|-----|-----|----|-----|-------|-------|----------------|
| 0  | 0     | 0   | 0   | 0  | 0   | 0     | 0     | 0              |
| 0  | 0     | 0   | 0   | 0  | 0   | 0     | 1     | 1              |
| 0  | 0     | 0   | 0   | 0  | 0   | 1     | 0     | 2              |
| 0  | 0     | 0   | 0   | 0  | 0   | 1     | 1     | 3              |
| :  | • • • | • • | • • | :  | • • | • • • | • • • | :              |
| 1  | 0     | 0   | 0   | 0  | 0   | 0     | 1     | 129            |
| 1  | 0     | 0   | 0   | 0  | 0   | 1     | 0     | 120            |
| 1  | 0     | 0   | 0   | 0  | 0   | 1     | 1     | 131            |

#### 9-2-5 Read Status

Read the internal status of ST7567S. The read function is not available in serial interface mode.

| Α0 | R/W(RWR) | D7 | D6 | D5 | D4  | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|-----|----|----|----|----|
| 0  | 1        | 0  | MX | D  | RST | 0  | 0  | 0  | 0  |

| Flag | Description                                      |
|------|--------------------------------------------------|
| MX   | MX=0: Normal direction (SEG0->SEG131)            |
| IVIA | MX=1: Reverse direction (SEG131->SEG0)           |
| _    | D=0: Display ON                                  |
| D    | D=1: Display OFF                                 |
| DOT  | RST=1: During reset (hardware or software reset) |
| RST  | RST=0: Normal operation                          |

### 9-2-6 Write Data

8-bit data of Display Data from the microprocessor can be written to the RAM location specified by the column address and page address. The column address is increased by 1 automatically so that the microprocessor can continuously write data to the addressed page. During auto-increment, the column address wraps to 0 after the last column is written.

| A0 | R/W(RWR) | D7 | D6 | D5 | D4    | D3   | D2 | D1 | D0 |
|----|----------|----|----|----|-------|------|----|----|----|
| 1  | 0        |    |    |    | Write | Data |    |    |    |

### 9-2-7 Read Data

8-bit data of Display Data from the RAM location specified by the column address and page address can be read to the microprocessor.

| Α0 | R/W(RWR) | D7 | D6 | D5 | D4   | D3   | D2 | D1 | D0 |
|----|----------|----|----|----|------|------|----|----|----|
| 1  | 1        |    |    |    | Read | Data |    |    |    |



### 9-2-8 SEG Direction

|   | A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---|----|----------|----|----|----|----|----|----|----|----|
| ſ | 0  | 0        | 1  | 0  | 1  | 0  | 0  | 0  | 0  | MX |

| Flag | Description                            |
|------|----------------------------------------|
| MV   | MX=0: Normal direction (SEG0->SEG131)  |
| MX   | MX=1: Reverse direction (SEG131->SEG0) |

## 9-2-9 Inverse Display

This instruction changes the selected and non-selected voltage of SEG. The display will be inversed (White -> Black, Black -> White) while the display data in the Display Data RAM is never changed.

| Α0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|----|----------|----|----|----|----|----|----|----|-----|
| 0  | 0        | 1  | 0  | 1  | 0  | 0  | 1  | 1  | INV |

| Flag | Description             |  |  |  |  |
|------|-------------------------|--|--|--|--|
| INV  | INV=0: Normal display   |  |  |  |  |
| IINV | INV =1: Inverse display |  |  |  |  |

### 9-2-10 All Pixel ON

This instruction will let all segments output the selected voltage and make all pixels turned ON.

| Α0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 0  | 1  | 0  | 0  | 1  | 0  | AP |

| Flag | Description           |  |  |  |
|------|-----------------------|--|--|--|
| ۸۵   | AP =0: Normal display |  |  |  |
| AP   | AP =1: All pixels ON  |  |  |  |

#### 9-2-11 Bias Select

Select LCD bias ratio of the voltage required for driving the LCD.

| A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 0  | 1  | 0  | 0  | 0  | 1  | BS |

| Duty | Bias |      |  |  |  |  |
|------|------|------|--|--|--|--|
| Duty | BS=0 | BS=1 |  |  |  |  |
| 1/65 | 1/9  | 1/7  |  |  |  |  |
| 1/49 | 1/8  | 1/6  |  |  |  |  |
| 1/33 | 1/6  | 1/5  |  |  |  |  |
| 1/55 | 1/8  | 1/6  |  |  |  |  |

### Please Note:

\* VG range: 1.6V ≤ VG < VDD2-0.2V.

\* VM range: 0.8V ≤ VM < VG.

# Reference LCD Bias Voltage (1/65 Duty with 1/9 Bias)

| <u> </u> |              |  |  |  |  |  |  |
|----------|--------------|--|--|--|--|--|--|
| Symbol   | Bias Voltage |  |  |  |  |  |  |
| V0       | V0           |  |  |  |  |  |  |
| VG       | 2/9 x V0     |  |  |  |  |  |  |
| VM       | 1/9 x V0     |  |  |  |  |  |  |
| VSS      | VSS          |  |  |  |  |  |  |



#### 9-2-12 Read-modify-Write

This command is used paired with the "END" instruction. Once this command has been input, the display data read operation will not change the column address, but only the display data write operation will increase the column address (X[7:0]+1). This mode is maintained until the END command is input. This function makes it possible to reduce the load on the MPU when there are repeating data changes in a specified display region, such as a blanking cursor.

| Α0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  |

In Read-modify-Write mode, other instructions aside from display data read/write commands can also be used.



#### 9-2-13 END

When the END command is input, the Read-modify-Write mode is released and the column address returns to the address it was when the Read-modify-Write instruction was entered.

| A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0  |



#### 9-2-14 RESET

This instruction resets Start Line (S[5:0]), Column Address (X[7:0]), Page Address (Y[3:0]) and COM Direction (MY) to their default setting. Please note this instruction is not complete same as hardware reset (RSTB=L) and cannot initialize the built-in power circuit which is initialized by the RSTB pin. The detailed information is in "Section 8 Reset Circuit".

| Α0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |

Ver 1.4 37/68 2016/07/13



#### 9-2-15 COM Direction

This instruction controls the common output status which changes the vertical display direction. The detailed information can be found in Fig 14~17.

| A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 1  | 0  | 0  | MY |    | -  | -  |

| Flag  | Description                           |
|-------|---------------------------------------|
| MY    | MY=0: Normal direction (COM0->COM63)  |
| IVI T | MY=1: Reverse direction (COM63->COM0) |

#### 9-2-16 Power Control

This instruction controls the built-in power circuits. Typically, these 3 flags are turned ON at the same time.

| A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 0  | 0  | 1  | 0  | 1  | VB | VR | VF |

| Flag | Description                  |
|------|------------------------------|
| VB   | VB=0: Built-in Booster OFF   |
| VD   | VB=1: Built-in Booster ON    |
| VD   | VR=0: Built-in Regulator OFF |
| VR   | VR=1: Built-in Regulator ON  |
| \/⊏  | VF=0: Built-in Follower OFF  |
| VF   | VF=1: Built-in Follower ON   |

#### 9-2-17 Regulation Ratio

This instruction controls the regulation ratio of the built-in regulator.

| A0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2  | D1  | D0  |
|----|----------|----|----|----|----|----|-----|-----|-----|
| 0  | 0        | 0  | 0  | 1  | 0  | 0  | RR2 | RR1 | RR0 |

| RR2 | RR1 | RR0 | Regulation Ratio (RR) |
|-----|-----|-----|-----------------------|
| 0   | 0   | 0   | 3.0                   |
| 0   | 0   | 1   | 3.5                   |
| 0   | 1   | 0   | 4.0                   |
| 0   | 1   | 1   | 4.5                   |
| 1   | 0   | 0   | 5.0                   |
| 1   | 0   | 1   | 5.5                   |
| 1   | 1   | 0   | 6.0                   |
| 1   | 1   | 1   | 6.5                   |

The operation voltage (V0) calculation formula is shown below: (RR comes from Regulation Ratio, EV comes from EV[5:0])  $V0 = RR \times [1 - (63 - EV) / 162] \times 2.1$ , or  $V0 = RR \times [(99 + EV) / 162] \times 2.1$ 

| SYMBOL | REGISTER | VALUE                                     |
|--------|----------|-------------------------------------------|
| RR     | RR[2:0]  | 3.0, 3.5, 4.0, 4.5, 5.0, 5.5, 6.0 and 6.5 |
| EV     | EV[5:0]  | 0~63                                      |



#### 9-2-18 Set EV

This is double byte instruction. The first byte set ST7567S into EV adjust mode and the following instruction will change the EV setting. That means these 2 bytes must be used together. They control the electronic volume to adjust a suitable V0 voltage for the LCD.

| Α0 | R/W(RWR) | D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|----|----------|----|----|-----|-----|-----|-----|-----|-----|
| 0  | 0        | 1  | 0  | 0   | 0   | 0   | 0   | 0   | 1   |
| 0  | 0        | 0  | 0  | EV5 | EV4 | EV3 | EV2 | EV1 | EV0 |



The maximum voltage that can be generated is dependent on the VDD2 voltage and the loading of LCD module. There are 8 V0 voltage curve can be selected. It is recommended the EV should be close to the center (1FH) for easy contrast adjustment.





#### 9-2-19 Power Save(Compound Instruction)

This is compound instruction. The 1<sup>st</sup> instruction is Display OFF (D=0) and the 2<sup>nd</sup> instruction is All Pixel ON (AP=1). The Power Save mode starts the following procedure: (the display data and register settings are still kept except D-Flag and AP-Flag)

- 1. Stops internal oscillation circuit;
- 2. Stops the built-in power circuits;
- 3. Stops the LCD driving circuits and keeps the common and segment outputs at VSS.



Enter Power Save Mode

Exit Power Save Mode

After exiting Power Save mode, the settings will return to be as they were before.

#### 9-2-20 Set Booster

This is double byte instruction. The first byte set ST7567S into booster configuration mode and the following instruction will change the booster setting. That means these 2 bytes must be used together. They control the built-in booster circuit to provide the power source of the built-in regulator. ST7567S booster is built-in booster capacitors. Booster level can be changed with instruction only without changing hardware connection.

| Α0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  |
| 0  | 0        | 0  | 0  | 0  | 0  | 0  | 0  | 0  | BL |

| BL | Boost Level |
|----|-------------|
| 0  | X4          |
| 1  | X5          |



#### 9-2-21 NOP

"No Operation" instruction. ST7567S will do nothing when receiving this instruction.

| Α0 | R/W(RWR) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----------|----|----|----|----|----|----|----|----|
| 0  | 0        | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  |

#### 9-2-22 SPI Read Status

Indicate the status of read by 3-Line and 4-Line SPI

| A0 | R/W | D7 | D6 | D5 | D4  | D3  | D2  | D1  | D0  |
|----|-----|----|----|----|-----|-----|-----|-----|-----|
| 0  | 1   | 1  | 1  | 1  | 1   | 1   | 1   | 0   | 0   |
| 0  | 1   | 0  | MX | D  | RST | ID3 | ID2 | ID1 | ID0 |



### 9-2-23 SPI Read DDRAM

8-bit data of Display Data from the RAM location specified by the column address and page address can be read to the microprocessor.

| A0 | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|-----|----|----|----|----|----|----|----|----|
| 0  | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| 1  | 1   | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |



### 10. OPERATION FLOW

This section introduces some reference operation flows.

#### 10-1Power ON Sequence



#### **Power ON Operation Flow**



Note: The detailed description can be found in the respective sections listed below.

- 1. Please refer to the timing specification of t<sub>RW</sub> and t<sub>R</sub>.
- 2. Refer to Section 8 Reset Circuit.
- 3. The 5ms requirement depends on the characteristics of LCD panel and the external component of the power circuit. It is recommended to check with the real products with external component.
- 4. The detailed instruction functionality is described in Section 9-2 INSTRUCTION INTRODUCTION;
- 5. Power stable is defined as the time that the later power (VDDI or VDDA) reaches 90% of its rated voltage.



# Timing Requirement:

| Item             | Symbol              | Requirement            | Note                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------|---------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDDA power delay | ton-v2              | 0 ≤ t <sub>ON-V2</sub> | <ul> <li>Applying VDDI and VDDA in any order will not damage<br/>IC.</li> </ul>                                                                                                                                                                                                                                                                                                                           |
| RSTB input time  | t <sub>ON-RST</sub> | No Limitation          | <ul> <li>If RSTB is Low, High or unstable during power ON, a successful hardware reset by RSTB is required after VDDI is stable.</li> <li>RSTB=L can be input at any time after power is stable.</li> <li>t<sub>RW</sub> &amp; t<sub>R</sub> should match the timing specification of RSTB.</li> <li>To prevent abnormal display, the recommended timing is: 1ms ≤ t<sub>ON-RST</sub> ≤ 30 ms.</li> </ul> |

• The requirement listed here is to prevent abnormal display on LCD module.



## 10-2 Display Data



```
Reference C Code
Extern unsigned char picture[8][132]; Void WriteDisplayData(void)
                                                                                //Picture must be set
  int page=0, column=0; int pageAddr=0xB0;
                                                                                //Picture data
                                                                               //Set page=page0
  WriteCommand(0x40);
                                                                               //Set start line address=0x00
                                                                               //Send picture data
  for(page=0; page<9; page++)
                                                                             //Set Page 0 to page 8
//Set Page
//Set MSB Column address
//Set LSB Column address
     WriteCommand(pageAddr);
WriteCommand(0x10);
WriteCommand(0x00);
for( column=0; column<132; column++)
                                                                             //Send picture data
//From column 0 to column 132
             WriteData(picture[page][column]);
                                                                               //Write picture data
                                                                              //Set page= next page
          pageAddr++;
}
   WriteCommand(0xAF);
                                                                               //Display ON(0xAF)
```

Notes: Reference items

- 1. The detailed instruction functionality is described in Section 9-2 INSTRUCTION DESCRIPTION;
- 2. It is recommended to write display data (initialize DDRAM) before Display ON.

#### 10-3 Refresh

It is recommended to use the refresh sequence regularly in a specified interval.



| Use Reset c                                                                                                             | ommand or NOP command                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| WriteCommand(0xE2): or WriteCommand(0xE3):                                                                              | //SoftwareReset<br>//NOP                                                                                                                               |
| WriteCommand(0xA2); WriteCommand(0xA0); WriteCommand(0xC0); WriteCommand(0x24); WriteCommand(0x81); WriteCommand(0x20); | //Select 1/9Bias<br>//Select SEG Normal Direction<br>//Select COM Normal Direction<br>//Select Regulation Ratio=5.0<br>//Set EV Command<br>//Set EV=32 |
| WriteCommand(0x2C);<br>WriteCommand(0x2E);<br>WriteCommand(0x2F);<br>WriteDisplayData();                                | //Booster ON<br>//Regulator ON<br>//Follower ON<br>//WriteDisplayData                                                                                  |



# 10-4 Power-Save Flow and Sequence

Entering the Power Save Mode:



# Reference C Code WriteCommand (0xAE); //Display OFF WriteCommand (0xA5); //All Pixel ON

Exiting the Power Save Mode:



| Reference C Code    |                       |  |  |  |  |  |  |
|---------------------|-----------------------|--|--|--|--|--|--|
| WriteCommand(0xA4); | //Cancel All Pixel ON |  |  |  |  |  |  |
| WriteCommand(0xAF); | //Display ON          |  |  |  |  |  |  |



### INTERNAL SEQUENCE of EXIT POWER SAVE MODE

After receiving power save instruction, the internal circuits (Power) will starts the following procedure.



#### Note:

- 1. The power stable time is determined by LCD panel loading.
- 2. The power stable time in this figure is base on: LCD Panel Size = 1.4" without capacitor (VDD=2.7V, Vop=9V).



# 10-5 Power OFF Flow and Sequence

In power save mode, LCD outputs are fixed to VSS and all analog outputs are discharged. The power can be turned OFF after ST7567S is in the power save mode. The power save mode can be triggered by the following two methods.





#### Note:

- 1. tpoff: Internal Power discharge time. => 250ms (max).
- 2. tv2OFF: Period between VDDI and VDDA OFF time. => 0 ms (min).
- 3. It is NOT recommended to turn VDDI OFF before VDDA. Without VDDI, the internal status cannot be guaranteed and internal discharge-process maybe stopped. The un-discharged power maybe flows into COM/SEG output(s) and the liquid crystal in panel maybe polarized.
- 4. IC will NOT be damaged if either VDDI or VDDA is OFF while another is ON.
- 5. The timing is dependent on panel loading and the external capacitor(s).
- 6. The timing in these figures is base on the condition that: LCD Panel Size = 1.4" without capacitor.
- 7. When turning VDDA OFF, the falling time should follow the specification: 20ms ≤ t<sub>Pfall</sub> ≤ 0.2sec

Ver 1.4 48/68 2016/07/13



# 11 LIMITING VALUES

In accordance with the Absolute Maximum Rating System; please refer to notes 1 and 2.

| Parameter                    | Symbol     | Conditions      | Unit |
|------------------------------|------------|-----------------|------|
| Digital Power Supply Voltage | VDD1       | -0.3 ~ 4.0      | V    |
| Analog Power supply voltage  | VDD2, VDD3 | -0.3 ~ 4.0      | V    |
| Input Voltage                | VIN        | -0.3 ~ VDD1+0.3 | V    |
| Operating temperature        | TOPR       | -30 to +85      | °C   |
| Storage temperature          | TSTR       | -55 to +125     | °C   |
| LCD power supply voltage     | V0-XV0     | -0.3~14         | V    |
| LCD power supply voltage     | VG         | -0.3~3.6        | V    |



#### **Notes**

- 1. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to VSS unless otherwise noted.
- That the stress exceeds the Limiting Value listed above it may cause the driver IC permanent damage.
  These values are for stress only. IC should be operated under the DC/Timing Characteristic conditions for
  normal operation. If these conditions are not met, IC operation may be error and the reliability may be
  deteriorated.
- 3. Insure the voltage levels of V0, VDD2, VG, VM, VSS and XV0 always match the correct relation: V0 ≥ VDD2 > VG > VM > VSS ≥ XV0
- 4. VIN should be less than or equal to 3.6V. (VIN  $\leq$  3.6V)

Ver 1.4 49/68 2016/07/13



# 12 HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

### 13 DC CHARACTERISTICS

VSS=0V; Temp=-30°C to +85°C; unless otherwise specified.

| Itam                      | Cumbal    | 6                                 |                                 | ı          | Rating | ]          | Uni | Applicable       |
|---------------------------|-----------|-----------------------------------|---------------------------------|------------|--------|------------|-----|------------------|
| Item                      | Symbol    | C                                 | ondition                        | Min.       | Тур.   | Max.       | t   | Pin              |
| Operating Voltage (1)     | VDD1      |                                   |                                 | 1.7        |        | 3.6        | V   | VDD1             |
| Operating Voltage (2)     | VDD2      |                                   |                                 | 2.4        | _      | 3.6        | V   | VDD2             |
| Operating Voltage (3)     | VDD3      |                                   |                                 | 2.4        | _      | 3.6        | V   | VDD3             |
| Input High-level Voltage  | $V_{IHC}$ |                                   |                                 | 0.7 x VDD1 | _      | VDD1       | V   | MPU<br>Interface |
| Input Low-level Voltage   | VILC      |                                   |                                 | VSS1       |        | 0.3 x VDD1 | ٧   | MPU<br>Interface |
| Output High-level Voltage | Vонс      | I <sub>OUT</sub> =1mA, VDD1=1.8V  |                                 | 0.8 x VDD1 |        | VDD1       | V   | D[7:0]           |
| Output Low-level Voltage  | $V_{OLC}$ | I <sub>OUT</sub> =-1mA, VDD1=1.8V |                                 | VSS1       | _      | 0.2 x VDD1 | ٧   | D[7:0]           |
| Input Leakage Current     | Iц        |                                   |                                 | -1.0       | _      | 1.0        | μΑ  | MPU<br>Interface |
| Output Leakage Current    | ILO       |                                   |                                 | -3.0       | _      | 3.0        | μΑ  | MPU<br>Interface |
| Liquid Crystal Driver ON  | Ron       | Ta=25°                            | Vop=8.5V,<br>△V=0.85V           | _          | 0.6    | 0.8        | ΚΩ  | COMx             |
| Resistance                | NON       | С                                 | VG=1.9V<br>∆V=0.19V             | _          | 1.3    | 1.5        | ΚΩ  | SEGx             |
| Frame Frequency           | FR        | -                                 | Duty=1/65, Vop=8.5V<br>Ta = 25℃ |            | 75     | 80         | Hz  |                  |
| LCD Power Supply Voltage  | VLCD      | Ta                                | a = 25℃                         | 4.0        |        | 13         | V   | V0-XV0           |

Current consumption: During Display, with internal power system, current consumed by whole IC (bare die).

| Test Pattern          | Symbol   | Condition                            |         | Rating |      | Uni | Note |
|-----------------------|----------|--------------------------------------|---------|--------|------|-----|------|
| rest Fattern          | Syllibol | Condition                            | Min.    | Тур.   | Max. | t   | Note |
|                       |          | VDD1=VDD2=VDD3=3.0V,                 |         |        |      |     |      |
| Display Pattern: SNOW | ISS      | Booster X5                           |         | 150    | 300  | μA  |      |
| (Static)              | 133      | $V_{OP} = 8.5 \text{ V, Bias} = 1/9$ | _       | 150    |      |     |      |
|                       |          | Ta=25°C                              | Ta=25°C |        |      |     |      |
|                       |          | VDD1=VDD2=VDD3=3.0V,                 |         | 95     | 190  |     |      |
| Display OFF           | ISS      | Booster X5                           |         |        |      |     |      |
| Display OFF           | 133      | $V_{OP} = 8.5 \text{ V, Bias} = 1/9$ | _       | 95     | 190  | uA  |      |
|                       |          | Ta=25°C                              |         |        |      |     |      |
| Power Down            | ISS      | VDD1=VDD2=VDD3=3.0V,                 |         |        | 4.0  | μΑ  |      |
| FOWEI DOWII           | 133      | Ta=25°C                              |         |        | 4.0  |     |      |

Note:

The Current Consumption is DC characteristics



# 14 TIMING CHARACTERISTICS

# 14-1 System Bus Timing for 6800 Series MPU



 $(VDD1 = 3.3V, Ta = 25^{\circ}C)$ 

| Item                          | Signal | Symbol | Condition  | Min. | Max. | Unit |
|-------------------------------|--------|--------|------------|------|------|------|
| Address setup time            | 40     | tAW6   |            | 0    | _    |      |
| Address hold time             | A0     | tAH6   |            | 10   | _    |      |
| System cycle time             |        | tCYC6  |            | 240  | _    |      |
| Enable L pulse width (WRITE)  |        | tEWLW  |            | 80   | _    |      |
| Enable H pulse width (WRITE)  | Е      | tEWHW  |            | 80   | _    |      |
| Enable L pulse width (READ)   |        | tEWLR  |            | 80   | _    | ns   |
| Enable H pulse width (READ)   |        | tEWHR  |            | 140  | _    |      |
| Write data setup time         |        | tDS6   |            | 40   | _    |      |
| Write data hold time          | D[7:0] | tDH6   |            | 10   | _    |      |
| Read data access time         | D[7:0] | tACC6  | CL = 16 pF | _    | 70   |      |
| Read data output disable time |        | tOH6   | CL = 16 pF | 5    | 50   |      |

 $(VDD1 = 2.8V , Ta = 25^{\circ}C)$ 

|                               |        |        |            | `    | ,    | /    |
|-------------------------------|--------|--------|------------|------|------|------|
| Item                          | Signal | Symbol | Condition  | Min. | Max. | Unit |
| Address setup time            | - A0   | tAW6   |            | 0    | _    |      |
| Address hold time             | AU     | tAH6   |            | 0    | _    |      |
| System cycle time             |        | tCYC6  |            | 400  | _    |      |
| Enable L pulse width (WRITE)  |        | tEWLW  |            | 220  | _    |      |
| Enable H pulse width (WRITE)  | E      | tEWHW  |            | 180  | _    |      |
| Enable L pulse width (READ)   |        | tEWLR  |            | 220  | _    | ns   |
| Enable H pulse width (READ)   |        | tEWHR  |            | 180  | _    |      |
| Write data setup time         |        | tDS6   |            | 40   | _    |      |
| Write data hold time          | D[7.0] | tDH6   |            | 20   | _    |      |
| Read data access time         | D[7:0] | tACC6  | CL = 16 pF | _    | 140  |      |
| Read data output disable time | 1      | tOH6   | CL = 16 pF | 10   | 100  |      |



(VDD1 = 1.8V , Ta =25°C)

| Item                          | Signal | Symbol | Condition  | Min. | Max. | Unit |
|-------------------------------|--------|--------|------------|------|------|------|
| Address setup time            | A0     | tAW6   |            | 0    | _    |      |
| Address hold time             | AU     | tAH6   |            | 0    | _    |      |
| System cycle time             |        | tCYC6  |            | 640  | _    |      |
| Enable L pulse width (WRITE)  |        | tEWLW  |            | 360  | _    |      |
| Enable H pulse width (WRITE)  | E      | tEWHW  |            | 280  | _    |      |
| Enable L pulse width (READ)   |        | tEWLR  |            | 360  | _    | ns   |
| Enable H pulse width (READ)   |        | tEWHR  |            | 280  | _    |      |
| Write data setup time         |        | tDS6   |            | 80   | _    |      |
| Write data hold time          | D[7:0] | tDH6   |            | 20   | _    |      |
| Read data access time         | D[7:0] | tACC6  | CL = 16 pF | _    | 240  | 1    |
| Read data output disable time |        | tOH6   | CL = 16 pF | 10   | 200  |      |

<sup>\*1</sup> The input signal rise time and fall time (tr, tf) is specified at 15 ns or less. When the system cycle time is extremely fast, (tr + tf)  $\leq$  (tCYC6 - tEWLW - tEWHW) for (tr + tf)  $\leq$  (tCYC6 - tEWLR - tEWHR) are specified.

<sup>\*2</sup> All timing is specified using 20% and 80% of VDD1 as the reference.

<sup>\*3</sup> tEWLW and tEWLR are specified as the overlap between CSB being "L" and E.



# 14-2 System Bus Timing for 8080 Series MPU



(VDD1 = 3.3V , Ta =25°C)

| Item                      | Signal | Symbol | Condition  | Min. | Max. | Unit |
|---------------------------|--------|--------|------------|------|------|------|
| Address setup time        | A0     | tAW8   |            | 0    | _    |      |
| Address hold time         | AU     | tAH8   |            | 10   | _    |      |
| System cycle time         |        | tCYC8  |            | 240  | _    |      |
| /WR L pulse width (WRITE) | /WR    | tCCLW  |            | 80   | _    |      |
| WR H pulse width (WRITE)  |        | tCCHW  |            | 80   | _    |      |
| /RD L pulse width (READ)  | RD     | tCCLR  |            | 140  | _    | ns   |
| /RD H pulse width (READ)  | KD     | tCCHR  |            | 80   | _    |      |
| WRITE Data setup time     |        | tDS8   |            | 40   | _    |      |
| WRITE Data hold time      | D[7:0] | tDH8   |            | 20   | _    |      |
| READ access time          | D[7:0] | tACC8  | CL = 16 pF | _    | 70   |      |
| READ Output disable time  |        | tOH8   | CL = 16 pF | 5    | 50   |      |

(VDD1 = 2.8V , Ta =25°C)

| Item                      | Signal | Symbol | Condition  | Min. | Max. | Unit |
|---------------------------|--------|--------|------------|------|------|------|
| Address setup time        | A0     | tAW8   |            | 0    | _    |      |
| Address hold time         | AU     | tAH8   |            | 0    | _    |      |
| System cycle time         |        | tCYC8  |            | 400  | _    |      |
| /WR L pulse width (WRITE) | WR     | tCCLW  |            | 220  | _    |      |
| /WR H pulse width (WRITE) |        | tCCHW  |            | 180  | _    |      |
| /RD L pulse width (READ)  | RD     | tCCLR  |            | 220  | _    | ns   |
| /RD H pulse width (READ)  | KD     | tCCHR  |            | 180  | _    |      |
| WRITE Data setup time     |        | tDS8   |            | 40   | _    |      |
| WRITE Data hold time      | D[7:0] | tDH8   |            | 20   | _    |      |
| READ access time          | D[7:0] | tACC8  | CL = 16 pF | _    | 140  |      |
| READ Output disable time  |        | tOH8   | CL = 16 pF | 10   | 100  |      |



 $(VDD1 = 1.8V , Ta = 25^{\circ}C)$ 

| Item                      | Signal | Symbol | Condition  | Min. | Max. | Unit |
|---------------------------|--------|--------|------------|------|------|------|
| Address setup time        | A0     | tAW8   |            | 0    | _    |      |
| Address hold time         | AU     | tAH8   |            | 0    | _    |      |
| System cycle time         |        | tCYC8  |            | 640  | _    |      |
| /WR L pulse width (WRITE) | /WR    | tCCLW  |            | 360  | _    |      |
| /WR H pulse width (WRITE) |        | tCCHW  |            | 280  | _    |      |
| /RD L pulse width (READ)  | RD     | tCCLR  |            | 360  | _    | ns   |
| /RD H pulse width (READ)  | עא     | tCCHR  |            | 280  |      |      |
| WRITE Data setup time     |        | tDS8   |            | 80   | _    |      |
| WRITE Data hold time      | D[7.0] | tDH8   |            | 20   | _    |      |
| READ access time          | D[7:0] | tACC8  | CL = 16 pF | _    | 240  |      |
| READ Output disable time  |        | tOH8   | CL = 16 pF | 10   | 200  |      |

<sup>\*1</sup> The input signal rise time and fall time (tr, tf) is specified at 15 ns or less. When the system cycle time is extremely fast, (tr + tf)  $\leq$  (tCYC8 - tCCLW - tCCHW) for (tr + tf)  $\leq$  (tCYC8 - tCCLR - tCCHR) are specified.

<sup>\*2</sup> All timing is specified using 20% and 80% of VDD1 as the reference.

<sup>\*3</sup> tCCLW and tCCLR are specified as the overlap between CSB being "L" and WR and RD being at the "L" level.



# 14-3 System Bus Timing for 4-Line Serial Interface



 $(VDD1 = 3.3V, Ta = 25^{\circ}C)$ 

| Item                | Signal | Symbol | Condition | Min. | Max. | Unit |
|---------------------|--------|--------|-----------|------|------|------|
| Serial clock period |        | tSCYC  |           | 50   | _    |      |
| SCL "H" pulse width | SCL    | tSHW   |           | 25   | _    |      |
| SCL "L" pulse width |        | tSLW   |           | 25   | _    |      |
| Address setup time  | ۸٥     | tSAS   |           | 20   | _    |      |
| Address hold time   | A0     | tSAH   |           | 10   | _    | ns   |
| Data setup time     | CD A   | tSDS   |           | 20   | _    |      |
| Data hold time      | SDA    | tSDH   |           | 10   | _    |      |
| CSB-SCL time        | CSB    | tCSS   |           | 20   | _    |      |
| CSB-SCL time        | COB    | tCSH   |           | 40   | _    |      |

(VDD1 = 2.8V , Ta =25°C)

| Item                | Signal | Symbol | Condition | Min. | Max. | Unit |
|---------------------|--------|--------|-----------|------|------|------|
| Serial clock period |        | tSCYC  |           | 100  | _    |      |
| SCL "H" pulse width | SCL    | tSHW   |           | 50   | _    |      |
| SCL "L" pulse width |        | tSLW   |           | 50   | _    |      |
| Address setup time  | 4.0    | tSAS   |           | 30   | _    |      |
| Address hold time   | A0     | tSAH   |           | 20.  | _    | ns   |
| Data setup time     | CD A   | tSDS   |           | 30   | _    |      |
| Data hold time      | SDA    | tSDH   |           | 20   | _    |      |
| CSB-SCL time        | CSB    | tCSS   |           | 30   | _    |      |
| CSB-SCL time        | COB    | tCSH   |           | 60   | _    |      |



 $(VDD1 = 1.8V , Ta = 25^{\circ}C)$ 

| Item                | Signal | Symbol | Condition | Min. | Max. | Unit |
|---------------------|--------|--------|-----------|------|------|------|
| Serial clock period |        | tSCYC  |           | 200  | _    |      |
| SCL "H" pulse width | SCL    | tSHW   |           | 80   | _    |      |
| SCL "L" pulse width |        | tSLW   |           | 80   | _    |      |
| Address setup time  | 40     | tSAS   |           | 60   | _    |      |
| Address hold time   | A0     | tSAH   |           | 30   | _    | ns   |
| Data setup time     | CD A   | tSDS   |           | 60   | _    |      |
| Data hold time      | SDA    | tSDH   |           | 30   | _    |      |
| CSB-SCL time        | CSB    | tCSS   |           | 40   | _    |      |
| CSB-SCL time        | CSB    | tCSH   |           | 100  | _    |      |

<sup>\*1</sup> The input signal rise and fall time (tr, tf) are specified at 15 ns or less.

 $<sup>\</sup>ensuremath{^{*2}}$  All timing is specified using 20% and 80% of VDD1 as the standard.



# 14-4 SERIAL INTERFACE (3Line-SPI Interface)



 $(VDD1 = 3.3V, Ta = 25^{\circ}C)$ 

| Item                | Signal | Symbol | Condition | Min. | Max. | Unit |
|---------------------|--------|--------|-----------|------|------|------|
| Serial clock period |        | tSCYC  |           | 50   | _    |      |
| SCL "H" pulse width | SCL    | tSHW   |           | 25   | _    |      |
| SCL "L" pulse width | -      | tSLW   |           | 25   | _    |      |
| Data setup time     | SDA    | tSDS   |           | 20   | _    | ns   |
| Data hold time      | SDA    | tSDH   |           | 10   | _    |      |
| CSB-SCL time        | CSB    | tCSS   |           | 20   | _    |      |
| CSB-SCL time        | USB    | tCSH   |           | 40   | _    |      |

(VDD1=2.8V Ta=25℃)

| Item                   | Signal | Symbol | Condition | Min. | Max. | Unit |
|------------------------|--------|--------|-----------|------|------|------|
| Serial clock period    |        | tSCYC  |           | 100  | _    |      |
| SCL "H" pulse width    | SCL    | tSHW   |           | 50   | _    |      |
| SCL "L" pulse width    |        | tSLW   |           | 50   | _    |      |
| Data setup time        | CDA    | tSDS   |           | 30   | _    | ns   |
| Data hold time         | SDA    | tSDH   |           | 20   | _    |      |
| Chip select setup time | CCD    | tCSS   |           | 30   | _    | 1    |
| Chip select hold time  | CSB    | tCSH   |           | 60   | _    |      |

 $(VDD1 = 1.8V, Ta = 25^{\circ}C)$ 

| Item                | Signal   | Symbol | Condition | Min. | Max. | Unit |
|---------------------|----------|--------|-----------|------|------|------|
| Serial clock period |          | tSCYC  |           | 200  | _    |      |
| SCL "H" pulse width | SCL      | tSHW   |           | 80   | _    |      |
| SCL "L" pulse width | <u> </u> | tSLW   |           | 80   | _    |      |
| Data setup time     | CD4      | tSDS   |           | 60   | _    | ns   |
| Data hold time      | SDA      | tSDH   |           | 30   | _    |      |
| CSB-SCL time        | CSB      | tCSS   |           | 40   | _    |      |
| CSB-SCL time        | CSB      | tCSH   |           | 100  | _    |      |

<sup>\*1</sup> The rise and fall time (tr, tf) of the input signal are specified at 15 ns or less.

Ver 1.4 57/68 2016/07/13

<sup>\*2</sup> All timings take 20% and 80% of VDD1 as standard.



# 14-5 SERIAL INTERFACE (I2C Interface)



 $(VDD1 = 2.8V, Ta = 25^{\circ}C)$ 

| Item                                      | Signal | Symbol   | Condition | Min. | Max. | Unit |
|-------------------------------------------|--------|----------|-----------|------|------|------|
| SCL clock frequency                       |        | fSCL     |           | -    | 400  | kHZ  |
| SCL clock low period                      | SCL    | tLOW     |           | 160  | -    |      |
| SCL clock high period                     |        | tHIGH    |           | 60   | -    |      |
| Data set-up time                          | CD.A   | tSU;Data |           | 80   |      |      |
| Data hold time                            | SDA    | tHD;Data |           | 40   | -    |      |
| Setup time for a repeated START condition |        | tSU;STA  |           | 90   | -    | ns   |
| Start condition hold time                 | CDA    | tHD;STA  |           | 220  | -    |      |
| Setup time for STOP condition             | SDA    | tSU;STO  |           | 110  | -    | 1    |
| Bus free time between a STOP and START    | 1      | tBUF     |           | 150  | -    |      |

 $(VDD1 = 3.3V, Ta = 25^{\circ}C)$ 

| Item                                      | Signal | Symbol   | Condition | Min. | Max. | Unit |
|-------------------------------------------|--------|----------|-----------|------|------|------|
| SCL clock frequency                       | SCL    | fSCL     |           | -    | 400  | kHZ  |
| SCL clock low period                      |        | tLOW     |           | 160  | -    |      |
| SCL clock high period                     |        | tHIGH    |           | 60   | -    |      |
| Data set-up time                          | SDA    | tSU;Data |           | 80   | -    |      |
| Data hold time                            |        | tHD;Data |           | 40   | -    | ]    |
| Setup time for a repeated START condition |        | tSU;STA  |           | 90   | -    | ns   |
| Start condition hold time                 | CD V   | tHD;STA  |           | 220  | -    |      |
| Setup time for STOP condition             | SDA    | tSU;STO  |           | 110  | -    |      |
| Bus free time between a STOP and START    |        | tBUF     |           | 150  | -    |      |

<sup>\*1</sup> The rise and fall time (tr, tf) of the input signal are specified at 15 ns or less.

 $<sup>\</sup>ensuremath{^{*}2}$  All timings take 20% and 80% of VDD1 as standard.



# 14-6 Hardware Reset Timing



 $(VDD1 = 3.3V , Ta = 25^{\circ}C)$ 

| Item                  | Symbol | Condition | Min. | Max. | Unit |
|-----------------------|--------|-----------|------|------|------|
| Reset time            | tR     |           | _    | 1.0  |      |
| Reset "L" pulse width | tRW    |           | 1.0  |      | us   |

 $(VDD1 = 2.8V , Ta = 25^{\circ}C)$ 

| Item                  | Symbol | Condition | Min. | Max. | Unit |
|-----------------------|--------|-----------|------|------|------|
| Reset time            | tR     |           | _    | 2.0  |      |
| Reset "L" pulse width | tRW    |           | 2.0  | _    | us   |

 $(VDD1 = 1.8V , Ta = 25^{\circ}C)$ 

| Item                  | Symbol | Condition | Min. | Max. | Unit |
|-----------------------|--------|-----------|------|------|------|
| Reset time            | tR     |           | _    | 3.0  |      |
| Reset "L" pulse width | tRW    |           | 3.0  | _    | us   |

Ver 1.4 59/68 2016/07/13



# 15 APPLICATION NOTE

# 15-1 ITO Layout Reference

The reference ITO layout is shown below:



The equivalent circuit is shown below:

| V0, XV0 & VG                                                      | vss                                         | Dual VDD<br>(VDDI & VDDA separately)              | Single VDD<br>(VDDI & VDDA together)     |  |
|-------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------|------------------------------------------|--|
| IC Side ITO FPC Board                                             | IC Side ITO FPC Board VSS1                  | IC Side ITO FPC Board  VDD1 R1 R5 T  VDD2 R2 R4 T | IC Side ITO FPC Board VDD1 R1 R3 VDD2 R2 |  |
| Ideal Layout: Ideal Layout:                                       |                                             | Ideal Layout:                                     | Ideal Layout:                            |  |
| => R3=0 Ohm. R1≥R2.                                               | => R3=0 Ohm. R1≥R2. => R4=0 Ohm. R2>>R1>R3. |                                                   | => R3=0 Ohm. R2≥R1.                      |  |
| Acceptable Layout:                                                | Acceptable Layout:                          |                                                   | Acceptable Layout:                       |  |
| => R3≠0. R1>R2>R3.                                                | => R4≠0. R2>>R1>R3>R4.                      | Acceptable Layout:                                | > R3≠0. R2≥R1>R3.                        |  |
| Not Acceptable: Not Acceptable:                                   |                                             | ⇒ R4≠0 & R5≠0.                                    | Not Acceptable:                          |  |
| $=> R3 \ge (R1 \text{ or } R2).$ $=> R4 \ge (R1 \text{ or } R2).$ |                                             | ⇒ R3 ≥ R1>R2>R5>R4                                | => R3 ≥ (R1 or R2).                      |  |
| XV0 and VG are the same as                                        |                                             | Not Acceptable:                                   |                                          |  |
| V0.                                                               |                                             | => R4 & R5 ≥ (R1 or R2 or                         |                                          |  |
|                                                                   |                                             | R3).                                              |                                          |  |



# 15-2 LCM Design Reference





# 15-3 Layout Design Reference (65 Duty, 4line-SPI)





## 15-4 Application Circuit (6800 Interface)





# 15-5 Application Circuit (8080 Interface)





# 15-6 Application Circuit (4Line-SPI Interface)





# 15-7 Application Circuit (3Line-SPI Interface)





# 15-8 Application Circuit (I2C-Interface)





# 16 REVERSION HISTORY

| Version | Date       | Description                                             |  |
|---------|------------|---------------------------------------------------------|--|
| 1.0     | 2013/10/29 | Formal Version.                                         |  |
| 1.0a    | 2014/02/18 | Modify the Error Figure and DC Characteristic.          |  |
| 1.0b    | 2014/06/19 | Modify DC Characteristic and Limiting Value.            |  |
| 1.0c    | 2014/06/25 | Modify VLCD formula.                                    |  |
| 1.1     | 2014/07/08 | Modify Error Command and Gold Bump Size.                |  |
| 1.1a    | 2014/07/09 | Modify Power Circuit and Typing Error.                  |  |
| 1.1b    | 2014/07/24 | Modify Description Error.                               |  |
| 1.2     | 2014/10/07 | Modify Reference C Code of Power ON Flow and Refresh.   |  |
| 1.2a    | 2014/10/17 | Modify Power Down Current (up to 4uA).                  |  |
|         |            | 1. Modify Part Number.                                  |  |
|         |            | 2. Modify Bump Height to 12um.                          |  |
| 1.3     | 2014/10/29 | 3. Modify Coordinates Typing Error.                     |  |
|         |            | 4. Add Reset Reserve Capacitor and V0 Reserve Resistor. |  |
|         |            | 5. Modify Reset Description in Power On Flow.           |  |
| 1.4     | 2016/07/13 | Modify Column Address Instructions                      |  |