Enp: 10 Date:

Aim: Design a 4 Pit ring counter using J k Slip Slop:

## AParatus Used:

- 1) JKflipSlop
- 2) (onneding wire
- 3) power supply.

Theory: Ring counter is a typical application of Shist register.
Ring counter is almost Same as a Shist counter.

The only change is that the output of the last slip slop in connected to the input of first-slip slop in case of ring counter bot in case of Shift register it is taken as output.



## Present and next State table:

| TYES ETT       |                 |                    |
|----------------|-----------------|--------------------|
| Pre sent state | Nent State      | Ca eitation table  |
| 0 AOD Oc OD    | OAN DON OCN OON | Jaka Joko Jcke Jok |
| 1000           | 0100            | x 1 1 x or o x     |
| 6100           | 0010            | o × × 1 1x ox      |
| 0000           | 1000            | 1 × 0× 0× × 1      |
| 6009           | 0100            | × I IX O× OX       |
|                |                 |                    |



Practical Procedure:

- 1) Propper 10 Placing
- 2) Proper Power supply

Student's observation and conclusion:

- Counter is a device which stores (and sometimes displays) the number of times a particular event or process has occurred, often in relationship to a clock signal. Counter are used in digital electronics for counting purpose, they can count specific event happening in the circuit.
- > it can be implimented in jk and d flip flop.
- >The timing diagram of the Ring counter will explain that the clock signal changes the output of every stage of the counter, so that CLK signal will help the data to circulate from one flip flop to another. As the 4-bit ring counter (4 stages or 4 flip flops) circulates the preset digit within one clock signal, the output frequency of each flip flop is ½ th of the main clock frequency.

Name:Kauhsik Gupta Regno: 201900318

Date:6|4|21 Sign:Kaushik









## 4bit ring counter