Name: Convertion of Stiptlops

(i) () K) Sto (D) SS

(ii) () K) SSS to (T) SSS

(iii) () () SSS to (T) SSS

Expno: 2

(iv) (D) to to \$5

(i) J-K flip flop (107473/107476) (ii) D flip flop (10742574) (iii) Orgate (107432)

(IV) and gate ( 107408)
(10 wiving to connect

Theory:

Slip Hop is a basic storage element used to storage of data

A single flip flop can store one bit (0 or 1) of data. They are effected by clock which acts as a lock, Hey are effected

by Positive edge or negtive edge.

Most commonly used slip slopare JK so to meet our requirments it's needed to learn about their conversion.

(1) JK flip flop to D flip flop

(1) Construct characteristic of D table & excitation table of The Slip flop:

| D | On | Onti | ナ | K |
|---|----|------|---|---|
| 0 | 0  | 0    | 0 | X |
| 0 | 1  | 0    | X | ( |
|   | 0  | 1    | 1 | X |
|   | 1  | (    | X | 0 |

(11) Isving K-map to find JEK empressions to D:





$$J = D$$



(2) JK Slip flop to Tflipflop:

(1) Construction of charactertable of t- \$ lipslop. & J-K flipslop

| Vindages   | 0 0 | 0,+1 | 1 | K |
|------------|-----|------|---|---|
| 0          | 0   | 0    | 0 | X |
| 0          |     | 1    | X | 0 |
| Elizabet . | 0   |      | 1 | X |
| eriller -  | 1   | 0    | + |   |

#### (III) design ficircuit:

#### (3) D Slip flop to JK SIPflop:

(1) Construct Characteristic table of JK & exitation table of D:

| 55 data inputs | outfuts<br>Q | Off inputs |  |
|----------------|--------------|------------|--|
| 0 1 0 1 0 0 0  | 00000        | 00 00      |  |

(2) K-map for JKFQ



(3) circuit:



(IV) D flip flop to T shptlop:
(i) existation table of D flip flop & T ship thep truth to be e

| Tief | Pot Presentstate | neut state<br>(Qn+1) | Dinket |
|------|------------------|----------------------|--------|
|      |                  |                      |        |
|      | 7)               | 1                    |        |
|      |                  | 0                    | C      |



#### (11) (Ireait diagram



#### Conclusion & observation:

- (I) JK flip flop to D slip flop:
  - (1) The final output circuit behaves as D shipfles but contains only TK shipfles.
  - (11) D- Slip Slop is called data flip Slop
  - (110 D- Slip flops are widly used in building block of RAME Registers for Comp Central processing unit
  - (IV) only one input D is taking output is OEQ

#### II ) IK Stip slop to Tflip slop:

- (1) The final circuit behaves as T-sipsion but (on tains J & fipsion
- (1) T- 11. ptop 15 also called toggle stop Har
- (11) These flight floors are forward on converdesigning
- (IV) Only ONE IAPUT T & 2 outputs whage to sole OFO'

- III D flip flop to JK Slip flop.
  - 1) In this case The final circuit works as I k Hiptlep with but inside we have D sipslop.
  - 2) JK sip slop is he most commonly wed sipslop.
  - 3) It's used in frequency divider circuit & Mostly used in designing counters for both async & functional counters.
- (IV) D Flip flop to T flip flop
  - (1) The final circuit behaves like TFIPHOP but contains
    D flipflop
    - (11) It's called Joggle fif Slip Hop
  - (iii) They havy only one input T & autput is a & Q'

Name: Kaushik Gupta Regno: 201900319 Date: 9/2/21 Sigh! Kaushk

















D to JK FF kaushikGupta 201900318







# KAUSHIKGUPTA\_201900318

# 

# KAUSHIKGUPTA\_201900318 D\_TO\_T FF QQQ T\_0 Q'

### KAUSHIKGUPTA\_201900318

