## Machine Language

### Machine language

- The language seen by the processor
- Assembly language specifies machine code
- Assemble
  - The process of converting assembly code into machine code
- Assembler
  - A program which takes assembly language as input and produces machine language as output

### Assembling simple program

|     |           | First Byte | Second Byte | 4 More |         |      |
|-----|-----------|------------|-------------|--------|---------|------|
| MOV | reg, reg  | 89         | 11SS SDDD   |        |         |      |
| MOV | reg, imm  | 1011 1DDD  |             |        |         |      |
| ADD | reg, reg  | 01         | 11SS SDDD   |        | Reg co  | ndes |
| ADD | reg, imm  | 81         | 1100 0DDD*  |        | rieg ei | Jac  |
| SUB | reg, reg  | 29         | 11SS SDDD   |        | EAX     | 000  |
| SUB | reg, imm  | 81         | 1110 1DDD*  |        | ECX     | 001  |
| INC | reg       | 0100 0DDD  |             |        |         |      |
| DEC | reg       | 0100 1DDD  |             |        | EDX     | 010  |
| IN  | EAX. [DX] | ED         |             |        | EBX     | 011  |
| OUT | [DX], EAX | EF         |             |        | ESP     | 100  |
| RET | 1175 ST   | C3         |             |        |         |      |
| JMP | imm       | E9         |             |        | EBP     | 101  |
| JZ  | imm       | 0F         | 84          |        | ESI     | 110  |
| JNZ | imm       | 0F         | 85          |        | EDI     | 111  |
| JS  | imm       | 0F         | 88          |        | EDI     | 111  |
| JNS | imm       | 0F         | 89          |        |         |      |

### Assembling simple program

| Label | Source Code  | Address | Machine Code |
|-------|--------------|---------|--------------|
|       | MOV EDX, 0   | 0       | BA 00        |
|       |              | 2       | 00 00        |
|       |              | 4       | .00          |
|       | IN EAX, [DX] | 5       | ED           |
|       | MOV ECX, EAX | 6       | 89 C1        |
|       | IN EAX, [DX] | 8       | ED           |
|       | MOV EDX, EAX | 9       | 89 C2        |
| ORD   | SUB EAX, ECX | В       | 29 C8        |
|       | JZ GCD       | D       | 0F 84        |
|       |              | F       | 11 00        |
|       |              | 11      | 00 00        |
|       | JNS NXT      | 13      | 0F 89        |
|       |              | 15      | 04 00        |
|       |              | 17      | 00 00        |

|     | MOV EAX, ECX  | 19 | 89 C8 |
|-----|---------------|----|-------|
|     | MOV ECX, EDX  | 1B | 89 D1 |
| NXT | MOV EDX, EAX  | 1D | 89 C2 |
|     | JMP ORD       | 1F | E9 E7 |
|     |               | 21 | FF FF |
|     |               | 23 | FF    |
| GCD | MOV EAX, EDX  | 24 | 89 D0 |
|     | MOV EDX, 1    | 26 | BA 01 |
|     |               | 28 | 00 00 |
|     |               | 2A | 00    |
|     | OUT [DX], EAX | 2B | EF    |
|     | RET           | 2C | C3    |

#### General Machine Instruction Format

| Lower addre       | sses              |                               | Highe                   | er addresses          |
|-------------------|-------------------|-------------------------------|-------------------------|-----------------------|
|                   |                   |                               |                         |                       |
| Prefix<br>Byte(s) | Opcode<br>Byte(s) | ModRM<br>Operand<br>Specifier | Address<br>Displacement | Immediate<br>Constant |
| (0-4)             | (1-2)             | (0-2)                         | (0-4)                   | (0-4)                 |

#### Opcode space

- It contains both mnemonic and operand information
- Letter keys for operand
  - r register
  - **m** memory
  - i immediate
  - **b** byte
  - **2** 2 bytes
  - v 32 bits or 16 bits
  - e means E in 32 bits and disappears in 16 bits

## Overview of the entire set of x86 machine code

|   | 0                | 1               | 2               | 3               | 4               | 5               | 6               | 7               | 8               | 9                 | A                  | В                 | C              | D              | E              | F              |
|---|------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------|--------------------|-------------------|----------------|----------------|----------------|----------------|
| 0 | ADD<br>rmb,rb    | ADD<br>rmv,rv   | ADD<br>rb,rmb   | ADD<br>rv,rmv   | ADD<br>AL,ib    | ADD<br>cAX,iv   | PUSH<br>ES      | POP<br>ES       | OR<br>rmb,rb    | OR<br>rmv,rv      | OR<br>rb,rmb       | OR<br>rv,rmv      | OR<br>AL,ib    | OR<br>eAX,iv   | PUSH<br>CS     | 386<br>space   |
| 1 | ADC<br>rmb,rb    | ADC<br>rmv,rv   | ADC<br>rb,rmb   | ADC<br>rv,rmv   | ADC<br>AL,ib    | ADC<br>eAX,iv   | PUSH<br>SS      | POP<br>SS       | SBB<br>rmb,rb   | SBB<br>rmv,rv     | SBB<br>rb,rmb      | SBB<br>rv,rmv     | SBB<br>AL,ib   | SBB<br>eAX,iv  | PUSH<br>DS     | POP<br>DS      |
| 2 | AND<br>rmb,rb    | AND<br>rmv,rv   | AND<br>rb,rmb   | AND<br>rv,rmv   | AND<br>AL,ib    | AND<br>eAX,iv   | ES:             | DAA             | SUB<br>rmb,rb   | SUB<br>rmv,rv     | SUB<br>rb,rmb      | SUB<br>rv,rmv     | SUB<br>AL,ib   | SUB<br>cAX,iv  | CS:            | DAS            |
| 3 | XOR<br>rmb,rb    | XOR<br>rmv,rv   | XOR<br>rb,rmb   | XOR<br>rv,rmv   | XOR<br>AL,ib    | XOR<br>eAX,iv   | SS:             | AAA             | CMP<br>rmb,rb   | CMP<br>rmv,rv     | CMP<br>rb,rmb      | CMP<br>rv,rmv     | CMP<br>AL,ib   | CMP<br>cAX,iv  | DS;            | AAS            |
| 1 | INC<br>eAX       | INC<br>eCX      | INC<br>eDX      | INC<br>eBX      | INC<br>eSP      | INC<br>eBP      | INC<br>eSI      | INC<br>eDI      | DEC<br>eAX      | DEC<br>eCX        | DEC<br>eDX         | DEC<br>eBX        | DEC<br>eSP     | DEC<br>eBP     | DEC<br>eSI     | DEC<br>eDI     |
| 5 | PUSH<br>eAX      | PUSH<br>eCX     | PUSH<br>eDX     | PUSH<br>eBX     | PUSH<br>eSP     | PUSH<br>eBP     | PUSH<br>eSI     | PUSH<br>eDI     | POP<br>eAX      | POP<br>eCX        | POP<br>eDX         | POP<br>eBX        | POP<br>eSP     | POP<br>eBP     | POP<br>eSI     | POP<br>eDI     |
| 5 | PUSHAD<br>PUSHAD | POPAD<br>POPAD  | BOUND<br>rv,m2v | ARPL<br>rm2,r2  | FS:             | GS:             | OpLen           | AdLen           | PUSH<br>iv      | IMUL<br>rv,rmv,iv | PUSH<br>ib         | IMUL<br>rv,rmv,ib | INSB           | INSD           | OUTSB          | OUTSD          |
| 7 | JO<br>ib         | JNO<br>ib       | JB<br>ib        | JAE<br>ib       | ЈЕ<br>ib        | JNE<br>ib       | JBE<br>ib       | JA<br>ib        | JS<br>ib        | JNS<br>ib         | JP<br>ib           | JNP<br>ib         | JL.<br>ib      | JGE<br>ib      | JLE<br>ib      | JG<br>ib       |
| 3 | Immed<br>rmb,ib  | Immed<br>rmv,iv |                 | Immed<br>rmv.ib | TEST<br>rmb,rb  | TEST<br>rmv,rv  | XCHG<br>rmb,rb  | XCHG<br>rmv,rv  | MOV<br>rmb,rb   | MOV<br>rmv,rv     | MOV<br>rb,rmb      | MOV<br>rv,rmv     | MOV<br>rm,segr | LEA<br>rv, m   | MOV<br>segr,rm | POP            |
| ) | NOP              | XCHG<br>eAX,eCX | XCHG<br>eAX,cDX | XCHG<br>eAX,eBX | XCHG<br>eAX,eSP | XCHG<br>eAX,eBP | XCHG<br>eAX,eSI | XCHG<br>eAX,eDl | CWDE<br>CBW     | CWQ<br>CDQ        | CALL<br>FAR<br>s:m | FWAIT             | PUSHF          | POPF           | SAHF           | LAHF           |
| 1 | MOV<br>AL.[iv]   | MOV<br>eAX,[iv] | MOV<br>[iv],AL  | MOV<br>[iv],eAX | MOVSB           | MOVSD           | CMPSB           | CMPSD           | TEST<br>AL,rb   | TEST<br>eAX,iv    | STOSB              | STOSD             | LODSB          | LODSD          | SCASB          | SCASD          |
| 3 | MOV<br>AL,ib     | MOV<br>CL,ib    | MOV<br>DL,ib    | MOV<br>BL,ib    | MOV<br>AH,ib    | MOV<br>CH,ib    | MOV<br>DH,ib    | MOV<br>BH,ib    | MOV<br>eAX,iv   | MOV<br>eCX,iv     | MOV<br>eDX,iv      | MOV<br>eBX,iv     | MOV<br>eSP,iv  | MOV<br>eBP,iv  | MOV<br>eSl,iv  | MOV<br>eDI,iv  |
| 2 | Shift<br>rmb,ib  | Shift<br>rmv,ib | RET<br>i2       | RET             | LES<br>rm,rmp   | LDS<br>rm,rmp   | MOV<br>rmb, ib  | MOV<br>rmv, iv  | ENTER<br>i2, ib | LEAVE             | RETF<br>i2         | RETF              | INT<br>3       | INT<br>ib      | INTO           | IRET           |
| ) | Shift<br>rmb, 1  | Shift<br>rmv, 1 | Shift<br>rmb,CL | Shift<br>rmv,CL | AAM             | AAD             |                 | XLATB           | 87<br>space     | 87<br>space       | 87<br>space        | 87<br>space       | 87<br>space    | 87<br>space    | 87<br>space    | 87<br>space    |
| 2 | LOOPNE           | LOOPE<br>short  | LOOP<br>short   | JeCXZ<br>short  | IN<br>AL,[ib]   | IN<br>cAX,[ib]  | OUT<br>[ib],AL  | OUT<br>[ib],cAX | CALL<br>iv      | JMP<br>iv         | JMP<br>FAR<br>s:m  | JMP<br>ib         | IN<br>AL.[DX]  | IN<br>eAX,[DX] | OUT<br>[DX],AL | OUT<br>[DX],eA |
| 7 | LOCK             |                 | REPNE           | REP<br>REPE     | HLT             | CMC             | Unary<br>rmb    | Unary<br>rmv    | CLC             | STC               | CLI                | STI               | CLD            | STD            | IncDec<br>rmb  | Indir<br>rmv   |

#### Example

- Opcode byte 03 : ADD rv, rmv
  - rv indicates that the first operand must be a 16- or a 32-bit register
  - rmv means that the second operand must be a 16or 32-bit register or memory operand
  - ADD EDI, EAX
  - ADD EDI, [1234H]

# The type of information conveyed by the first byte

- One-byte suffices to completely specify an instruction.
  - F4 -> HLT
- First byte determines which operation is to be performed, but it does not specify the operands. Second (and third) byte(s) often carries the operand information (ModRM bytes)
  - 89 -> MOV rmv, rv

# The type of information conveyed by the first byte

- First byte specify merely a general type of operation, and the ModRM byte is used to complete the specification of the operation as well as carry operand information
  - C1 -> Shift rmv, ib
  - It is just a pointer into Table 5.3
- It is just a pointer to Table 5.4
  - 0F

# The type of information conveyed by the first byte

- If the first byte is in the range D8-DF, then the command is a floating point command
- There are also prefix bytes which modify the subsequent commands.
  - F0 -> LOCK

#### The ModRM byte

Consist of three parts

| M | od |   | Reg |   |   | R/M |   |
|---|----|---|-----|---|---|-----|---|
| 7 | 6  | 5 | 4   | 3 | 2 | 1   | 0 |

- Bits 7 and 6 are the Mod bits. When the mod bits are 11, the R/M bits designate a register.
   Otherwise the R/M bits are used for memory coding
- Bits 5, 4 and 3 are the Reg bits and are often designated using a slash notation, /r.
- Bits 2, 1 and 0 are the R/M bits, and are used to specify or help specify a memory location except when the Mod bits are 11.

  Machine Language-12

#### rv, rmv coding

- ADD EDI, EAX
  - Two Mod bits must be 11
  - R bits for EDI is 111
  - R/M bits for EAX is 000
  - Code is 1111 1000 = F8H

| M | od |   | Reg |   |   | R/M |   |
|---|----|---|-----|---|---|-----|---|
| 1 | 1  | 1 | 1   | 1 | 0 | 0   | 0 |

- Combination with code 03
- -> 03 F8

#### rv, rmv coding

- Mod bits usage
  - 11
    - ADD EDI, EAX
  - 00 (actual memory operand)
    - ADD EDI, [EAX]
  - 01 and 10 (immediate displacement either ib or iv)
    - ADD EDI, [EAX + 5] -> 03 78 05
    - ADD EDI, [EAX + 87654321H] -> 03 B8 21 43 65 87

#### One-Byte Address Modes – One-byte ModRM

• "Base reg + displacement" form Data addressing mode 참조

$$R/M \neq 100b, R/M \neq 101b$$



$$R/M = 100b$$

#### Examples

• mod = 00, ADD EAX, [EDX]

opcode | mod reg R/M | 00 000 010 |

• mod = 01, SUB EDI, [EDI+127]

mod reg R/M opcode 01 111 111 01111111

• mod = 10, ADD ESI, [EDI+12345678h]

 mod reg R/M
 32-bit displacement

 opcode
 10 110 111
 01111000
 01010110
 00110100
 00010010

• mod = 00 & RM = 101, MOV ESI, [12345678h]

 mod reg R/M
 32-bit displacement

 opcode
 00 110 101
 01111000
 01010110
 00110100
 00010010

#### Examples

• mod = 01 & RM = 101, MOV ESI, [EBP]

|        | mod | reg | R/M |          |
|--------|-----|-----|-----|----------|
| opcode | 01  | 110 | 101 | 00000000 |

• mod = 10, MOV [12345678h], 12345678h

```
opcode 00 000 101 32-bit disp. 32-bit immed.
```

## Two-Byte Address Modes – Two-byte ModRM

• "Base reg + Index reg + scale factor + displacement" form

□ Data addressing

|            |              | IIIOGE 🗆 工          |
|------------|--------------|---------------------|
| 76 543 210 | 76 543 210   |                     |
| 0 0 1 0 0  | s index base | base = 101b         |
| 76 543 210 | 76 543 210   |                     |
| 0 0 1 0 0  | s index 101  | 32-bit Displacement |
| 76 543 210 | 76 543 210   |                     |
| 0 1 1 0 0  | s index base | 8-bit Disp.         |
| 76 543 210 | 76 543 210   | //                  |
| 1 0 1 0 0  | s index base | 32-bit Displacement |
|            |              |                     |

#### Examples

MOV EAX, [EBX+ESI\*2]

opcode

• MOV EAX, [999999+EDI+EAX\*4]

opcode

32-bit disp.

• MOV EAX, [TABLE+ESI\*4]

opcode

32-bit disp.

• MOV EDI, [ESP+24]

opcode

00011000

#### rmv, rv coding

- MOV EDI, EAX
  - Using 8B -> 8B F8
  - Using 89 -> 89 C7
    - EDI goes into the least significant bits
    - EAX is coded in the R bits

| M | od |   | Reg |   |   | R/M |   |
|---|----|---|-----|---|---|-----|---|
| 1 | 1  | 0 | 0   | 0 | 1 | 1   | 1 |

• 1100 0111 = C7H

#### Nonregister R bits

- The first byte is insufficient to specify an operation, but the R bits of a ModRM byte are used to complete the specification.
- SUB ECX, 32
  - 83 -> Immed rmv, ib
  - Immed has a SUB under /r = /5 = 101
  - Mod = 11
  - M = 001 for ECX
  - -32 = 20H
  - 83 (11 101 001) 20 = 83 E9 20

### Nonregister R bits

#### • T 5.3

| /r     | /0   | /1  | /2   | /3            | /4  | /5         | /6   | /7   |
|--------|------|-----|------|---------------|-----|------------|------|------|
|        | 000  | 001 | 010  | 011           | 100 | 101        | 110  | 111  |
| Immed  | ADD  | OR  | ADC  | SBB           | AND | SUB        | XOR  | CMP  |
| Shift  | ROL  | ROR | RCL  | RCR           | SHL | SHR        | SAR  |      |
| Unary  | TEST |     | NOT  | NEG           | MUL | IMUL       | DIV  | IDIV |
| IncDec | INC  | DEC |      |               |     |            |      |      |
| Indir  | INC  | DEC | CALL | CALL<br>FAR m | JMP | JMP<br>FAR | PUSH |      |

Table 5.3. Instructions Specified by R Bits

### 386 space

• Open 386 space followed by 0F, most of them appears first on 386

| 0              | 1                                       | 2              | 3             | 4                | 5                 | 6               | 7               | 8            | 9            | A            | В             | C                 | D                | E                | F              |
|----------------|-----------------------------------------|----------------|---------------|------------------|-------------------|-----------------|-----------------|--------------|--------------|--------------|---------------|-------------------|------------------|------------------|----------------|
| Local          | Global Global                           | LAR<br>rv,rmv  | LSL<br>rv,rmv |                  | LOADALL           | CLTS            |                 | INVD         | WBINVD       |              |               |                   |                  |                  |                |
| 13.5           |                                         |                |               |                  |                   |                 |                 |              |              |              |               |                   |                  |                  |                |
| MOV<br>r2,CR   | 100000000000000000000000000000000000000 | MOV<br>CRr,r2  | MOV<br>DRr,r2 | MOV<br>r2,TRr    |                   | MOV<br>TRr,r2   |                 |              |              |              |               |                   |                  |                  |                |
| WRMS           | RDTSC                                   | RDMSR          |               |                  |                   |                 |                 |              |              |              |               |                   |                  |                  |                |
|                |                                         |                |               |                  |                   |                 |                 |              |              |              |               |                   |                  |                  |                |
|                |                                         |                |               |                  |                   |                 |                 |              |              |              |               |                   |                  |                  |                |
| MMX<br>space   | MMX<br>space                            | MMX<br>space   | MMX<br>space  | MMX<br>space     | MMX<br>space      | MMX<br>space    | MMX<br>space    | MMX<br>space | MMX<br>space | MMX<br>space | MMX<br>space  |                   |                  | MMX<br>space     | MMX<br>space   |
|                | MMX<br>space                            | MMX<br>space   | MMX<br>space  | MMX<br>space     | MMX<br>space      | MMX<br>space    | MMX<br>space    |              |              |              |               |                   |                  | MMX<br>space     | MMX<br>space   |
| JO<br>iv       | JNO<br>iv                               | JB<br>iv       | JAE<br>iv     | JE<br>iv         | JNE<br>iv         | JBE<br>iv       | JA<br>iv        | JS<br>iv     | JNS<br>iv    | JP<br>iv     | JNP<br>iv     | JL.<br>iv         | JGE<br>iv        | ЛЕ<br>iv         | JG<br>iv       |
| SETO<br>rmb    | SETNO<br>rmb                            | SETB<br>rmb    | SETAE<br>rmb  | SETE<br>rmb      | SETNE<br>rmb      | SETBE<br>rmb    | SETA<br>rmb     | SETS<br>rmb  | SETNS<br>rmb | SETP<br>rmb  | SETNP         | SETL              | SETGE            | SETLE            | SETC           |
| PUSH<br>FS     | POP<br>FS                               | CPUID          | BT<br>rm,r    | SHLD<br>mv,rv,ib | SHLD<br>rmv,rv,CL |                 | IMUL<br>rv,rmv  | PUSH<br>GS   | POP<br>GS    | RSM          | BTS<br>rmv,rv | SHRD<br>miv,rv,ib | SHRD<br>mv,rv,CL |                  | IMUI<br>rv,rmv |
|                | CMPXCHG<br>TMV,FV                       | LSS<br>rv, rmp | BTR<br>rm,r   | LFS<br>rv, rmp   | LGS<br>rv, rmp    | MOVZX<br>rv,rmb | MOVZX<br>rv,rm2 |              |              | Bits         | BTC<br>rm,r   | BSF<br>r.rm       | BSR<br>r,rm      | MOVSX<br>rv, rmb | MOVS)          |
| XADD<br>rmb,rl |                                         |                |               |                  |                   |                 | CMPXCHG8<br>m8  | BSWAP<br>EAX | BSWAP<br>ECX | BSWAP<br>EDX | BSWAP<br>EBX  | BSWAP<br>ESP      | BSWAP<br>EBP     | BSWAP<br>ESI     | BSWA           |
|                | MMX<br>space                            | MMX<br>space   | MMX<br>space  |                  | MMX<br>space      |                 |                 | MMX<br>space | MMX<br>space |              | MMX<br>space  | MMX<br>space      | MMX<br>space     | 77.7             | MMX<br>space   |
|                | MMX<br>space                            | MMX<br>space   |               |                  | MMX<br>space      |                 |                 | MMX<br>space | MMX<br>space |              | MMX<br>space  | MMX<br>space      | MMX<br>space     |                  | MMX<br>space   |
|                | MMX<br>space                            | MMX<br>space   | MMX<br>space  | L.E.             | MMX<br>space      |                 |                 | MMX<br>space | MMX<br>space | MMX<br>space |               | MMX<br>space      | MMX<br>space     | MMX<br>space     |                |

#### 386 space

- Sometimes one entry specifies exactly one instruction. For example, 0F CA is BSWAP EDX
- Sometimes a ModRM byte is needed to convey operand information. XADD instruction whose first two bytes are 0F C1
- Sometimes a ModRM byte is used to specify an operation. When 0F 01, we must check R bits of the ModRM (Table 5.5)
- MMX instructions



### 386 space

#### • Table 5.5

| /r      | /0   | /1   | /2   | /3   | /4     | /5     | /6     | /7     |
|---------|------|------|------|------|--------|--------|--------|--------|
|         | 000  | 001  | 010  | 011  | 100    | 101    | 110    | 111    |
| LocalT  | SLDT | STR  | LLDT | LTR  | VERR   | VERW   |        |        |
|         | rm2  | rm2  | rm2  | rm2  | rm2    | rm2    |        |        |
| GlobalT | SGDT | SIDT | LGDT | LIDT | SMWS   |        | LMSW   |        |
|         | m6   | m6   | m6   | m6   | rm2    |        | rm2    |        |
| Bits    |      |      |      |      | BT     | BTS    | BTR    | BTC    |
|         |      |      |      |      | rmv,ib | rmv,ib | rmv,ib | rmv,ib |

Table 5.5. 0F Instructions Specified by R Bits

#### 32-bit vs. 16-bit code

Code example

|              | 32-bit   | 16-bit   |
|--------------|----------|----------|
| MOV ECX, EAX | 89 C1    | 66 89 C1 |
| MOV CX, AX   | 66 89 C1 | 89 C1    |

• Code for 8-bit registers

| AL | 000 | AH | 100 |
|----|-----|----|-----|
| CL | 001 | СН | 101 |
| DL | 010 | DH | 110 |
| BL | 011 | ВН | 111 |

- MOV AL, CL -> 8A C1