| Instruction | Converts                                                                  |
|-------------|---------------------------------------------------------------------------|
| CVTDQ2PD    | Packed doubleword integers to packed double-precision FP (XMM)            |
| CVTDQ2PS    | Packed doubleword integers to packed single-precision FP (XMM)            |
| CVTPD2DQ    | Packed double-precision FP to packed doubleword integers (XMM)            |
| CVTPD2PI    | Packed double-precision FP to packed doubleword integers (MMX)            |
| CVTPD2PS    | Packed double-precision FP to packed single-precision FP (XMM)            |
| CVTPI2PD    | Packed doubleword integers to packed double-precision FP (XMM)            |
| CVTPI2PS    | Packed doubleword integers to packed single-precision FP (XMM)            |
| CVTPS2DQ    | Packed single-precision FP to packed doubleword integers (XMM)            |
| CVTPS2PD    | Packed single-precision FP to packed double-precision FP (XMM)            |
| CVTPS2PI    | Packed single-precision FP to packed doubleword integers (MMX)            |
| CVTTPD2PI   | Packed double-precision FP to packed doubleword integers (MMX, truncated) |
| CVTTPD2DQ   | Packed double-precision FP to packed doubleword integers (XMM, truncated) |
| CVTTPS2DQ   | Packed single-precision FP to packed doubleword integers (XMM, truncated) |
| CVTTPS2PI   | Packed single-precision FP to packed doubleword integers (MMX, truncated) |

The descriptions in the table refer to the destination register in which the result can be placed, either an MMX register or an XMM register. Also, the last four instructions are truncated conversions. In the other instructions, if the conversion is inexact, the rounding is controlled by bits 13 and 14 in the XMM MXCSR register. These bits determine whether the values are rounded up or down. In a truncated conversion, rounding toward zero is automatically performed.

The source values can be obtained from either memory locations, MMX registers (for 64-bit values), or XMM registers (for 64- and 128-bit values).