



De La Salle University - Manila

Gokongwei College of Engineering

Department of Electronics and Computer Engineering

# Microprocessor and Microcontroller Systems and Design Laboratory

LBYEC3L

# Laboratory Report #2

Programming Input and Output Pins

by

Dayrit, Bettina Gaille H.
Guevarra, Gia Kyla S.
Rodriguez, Mariah Venice A.
Sulit, Keane Dwight A.

LBYEC3L - EK1

#### I. Introduction

The ports in a microcontroller serve as a means of communication between the microcontroller and other components or devices [1]. These ports consist of several pins that can be programmed to perform specific functions, such as receiving data or controlling other devices. The function of a pin on a port can be set as either an input or output and can be done through the use of the TRIS register. This register contains a series of bits, and the combination of ones and zeros written to this register determines the direction of the pin.

The process of input initialization involves setting the ports of the microcontroller to receive data from external devices by configuring the TRIS bits to 1. On the other hand, output initialization involves setting the ports to function as outputs to drive external devices, which is achieved by setting the TRIS bits to 0. As for the port registers, these registers are used to set the output state of a port or read the input state of a port. These ports can be used as inputs or outputs, depending on the state of their associated data direction register (TRIS register). PORTA has an 8-bit width and operates in a bidirectional manner, with the TRISA register controlling its pins. On the other hand, the pins in PORT were controlled by a TRISB register [2]. For some microcontrollers, the port and TRIS registers have been separated into separate banks for the purpose of streamlined access and control. The port registers are in bank 1, and the TRIS registers are in bank 0 [3].

The objectives of the experiment are to gain understanding and knowledge on simple microcontroller instructions, particularly for the PIC16F84A microcontroller [4]. The following sub-objectives are as follows:

- 1. To be able to create a logical and working program using assembly language;
- 2. To be able to program input and output pins using assembly language; and
- 3. To be able to understand how machine language and assembly language works.

# II. Methodology

#### A. Materials

The materials used for the conduct of the experiment are as follows:

| Electronic Component           | Quantity |
|--------------------------------|----------|
| PIC16F84A                      | 1        |
| LED-RED                        | 1        |
| Common Anode 7-Segment Display | 1        |
| 1k Resistor                    | 4        |
| 5 VDC Supply                   | 1        |
| 7805 IC                        | 1        |
| Crystal Oscillator             | 1        |
| SW-SPDT                        | 4        |

Table 1. List of Electronic Components used for Simulation

Moreover, the experimenters utilized Proteus 8 Professional for circuit simulation and MPLAB IDE and Visual Studio Code for code development.

#### **B.** Procedure

Exercise #1:



Figure 1. Circuit Configuration for Exercise #1

For Exercise #1, the task was to build both a code and a circuit that follows the logic gate XNOR; this should have 4 inputs (switches), RB3, RB4, RA2, and RA0, respectively. Its output should be found in the pin RB0, where an LED light serves as the indicator; turned on means that the logic is set at 1 while turned off means that the logic is set at 0. The first step of this exercise is to build the circuit proper in Proteus. Taking note of where the input and output pins are, RB3, RB4, RA2, and RA0 all have switches connected to them, while RB0 has a red LED connected to it. Ensure the proper grounding, as well as the proper connection to the power supply. A crystal oscillator is also connected at pins 15 and 16. After building the circuit, comes the programming. However, to first understand the concept of this exercise, it is essential to map out the truth table of the assigned logic gate to determine which configurations output a logic 1. As seen in Table 2, it can be observed that this specific logic gate, XNOR, has an odd parity, wherein an even number of 1s should have an output logic of 1.

|         | XNOR 4-INPUT TRUTH TABLE |      |      |      |        |  |  |  |  |  |  |
|---------|--------------------------|------|------|------|--------|--|--|--|--|--|--|
| SEGMENT | SW_A                     | SW_B | sw_c | SW_D | OUTPUT |  |  |  |  |  |  |
| PIN     | RB3                      | RB4  | RA2  | RA0  | RB0    |  |  |  |  |  |  |
|         | 0                        | 0    | 0    | 0    | 1      |  |  |  |  |  |  |
|         | 0                        | 0    | 0    | 1    | 0      |  |  |  |  |  |  |
|         | 0                        | 0    | 1    | 0    | 0      |  |  |  |  |  |  |
|         | 0                        | 0    | 1    | 1    | 1      |  |  |  |  |  |  |
|         | 0                        | 1    | 0    | 0    | 0      |  |  |  |  |  |  |
|         | 0                        | 1    | 0    | 1    | 1      |  |  |  |  |  |  |
|         | 0                        | 1    | 1    | 0    | 1      |  |  |  |  |  |  |
|         | 0                        | 1    | 1    | 1    | 0      |  |  |  |  |  |  |
|         | 1                        | 0    | 0    | 0    | 0      |  |  |  |  |  |  |
|         | 1                        | 0    | 0    | 1    | 1      |  |  |  |  |  |  |
|         | 1                        | 0    | 1    | 0    | 1      |  |  |  |  |  |  |
|         | 1                        | 0    | 1    | 1    | 0      |  |  |  |  |  |  |
|         | 1                        | 1    | 0    | 0    | 1      |  |  |  |  |  |  |
|         | 1                        | 1    | 0    | 1    | 0      |  |  |  |  |  |  |
|         | 1                        | 1    | 1    | 0    | 0      |  |  |  |  |  |  |
|         | 1                        | 1    | 1    | 1    | 1      |  |  |  |  |  |  |

Table 2. 4-Input XNOR Truth Table

With the truth table established, the code can now be created; as seen in Table 2, where the inputs and outputs are mapped out, this will establish the first part of the code: Initialization. Hexadecimal number system is used upon coding. It is worth noting that 1's represents inputs, while 0's represent output—from Table 2, all coincide with the requirements of Exercise #1. After initializing comes the rest of the codes. The main code used for this is *BTFSS*, which tests the bit if the logic is at 1. When logic is 1, it skips the next line and goes over to the line after that to run; however, when logic is 0, it goes directly to the next line of code to run. The expected result of the code should test all four switches, eventually having 16 different configurations once the final switch is being tested.

| INITIALIZATION |     |     |     |     |     |     |     |     |      |
|----------------|-----|-----|-----|-----|-----|-----|-----|-----|------|
| PORTA          | -   | -   | -   | RA4 | RA3 | RA2 | RA1 | RA0 | 0X05 |
| PORTA          | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 1   | 0,05 |
| PORTB          | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | 0X18 |
| PORTB          | 0   | 0   | 0   | 1   | 1   | 0   | 0   | 0   | 0719 |

Table 3. Initialization Table for Exercise #1

Finally, once the code has shown "build succeeded" upon exporting, this is then imported to the Proteus file in the microcontroller for testing. Testing should cover all 16 different configurations of the switches according to the truth table, and its following expected output as indicated by the LED.

Exercise #2:



Figure 2. Circuit Configuration for Exercise #2

The objective of this stage of the experiment is to activate the 7-segment display to show decimal numbers from 0 to 9 and hexadecimal letters A to F. The circuit design employed for this exercise is depicted in Figure 2. It is noteworthy that the circuit from Exercise #1 was employed, with modifications made to the components and connections. Specifically, the LEDs were replaced with a 7-segment display and the connections of the switches were adjusted. The students were provided with specifications that demonstrate the connections of each individual pin. The switches were connected to pins RB1, RB6, RB3, and RA2. The connections for the 7-segment display were as follows: Pin A of the 7 segment was connected to RA1, Pin B was connected to RB4, Pin C was connected to RB5, Pin D was connected to RB2, Pin E was connected to RB7, Pin F was connected to RA0, and Pin G was connected to RB0. Moreover, a crystal oscillator was also connected to pins 15 and 16.

After constructing the circuit, the same steps as in the previous exercise were followed. The next step is creating a truth table for the BCD to common anode 7-segment decoder, which plays an important role in the design and verification of the logic circuit. The truth table sown in figure x displays all possible input combinations and the associated output states, enabling the student to evaluate the accuracy of the behavior of the decoder. Moreover, the truth table provides a clear understanding of the intended result, making it easier to write the code for the MPLAB.

|     | BCD TO COMMON ANODE 7-SEGMENT DECODER |      |      |      |      |     |     |     |     |     |     |     |
|-----|---------------------------------------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|
| DEC | SEGMENT                               | sw_w | sw_x | SW_Y | SW_Z | Α   | В   | С   | D   | E   | F   | G   |
| DEC | PIN                                   | RB1  | RB6  | RB3  | RA2  | RA1 | RB4 | RB5 | RB2 | RB7 | RA0 | RB0 |
| 0   |                                       | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 1   |
| 1   |                                       | 0    | 0    | 0    | 1    | 1   | 0   | 0   | 1   | 1   | 1   | 1   |
| 2   |                                       | 0    | 0    | 1    | 0    | 0   | 0   | 1   | 0   | 0   | 1   | 0   |
| 3   |                                       | 0    | 0    | 1    | 1    | 0   | 0   | 0   | 0   | 1   | 1   | 0   |
| 4   |                                       | 0    | 1    | 0    | 0    | 1   | 0   | 0   | 1   | 1   | 0   | 0   |
| 5   |                                       | 0    | 1    | 0    | 1    | 0   | 1   | 0   | 0   | 1   | 0   | 0   |
| 6   |                                       | 0    | 1    | 1    | 0    | 0   | 1   | 0   | 0   | 0   | 0   | 0   |
| 7   |                                       | 0    | 1    | 1    | 1    | 0   | 0   | 0   | 1   | 1   | 1   | 1   |
| 8   |                                       | 1    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 9   |                                       | 1    | 0    | 0    | 1    | 0   | 0   | 0   | 0   | 1   | 0   | 0   |
| Α   |                                       | 1    | 0    | 1    | 0    | 0   | 0   | 0   | 1   | 0   | 0   | 0   |
| b   |                                       | 1    | 0    | 1    | 1    | 1   | 1   | 0   | 0   | 0   | 0   | 0   |
| С   |                                       | 1    | 1    | 0    | 0    | 0   | 1   | 1   | 0   | 0   | 0   | 1   |
| d   |                                       | 1    | 1    | 0    | 1    | 1   | 0   | 0   | 0   | 0   | 1   | 0   |
| E   |                                       | 1    | 1    | 1    | 0    | 0   | 1   | 1   | 0   | 0   | 0   | 0   |
| F   |                                       | 1    | 1    | 1    | 1    | 0   | 1   | 1   | 1   | 0   | 0   | 0   |

Table 4. Truth Table of BCD to Common Anode 7-Segment Decoder

After constructing the circuit, the same steps as in the previous exercise were followed. The next step is creating a truth table for the BCD to common anode 7-segment decoder, which plays an important role in the design and verification of the logic circuit. The truth table displays all possible input combinations and the associated output states, enabling the student to evaluate the accuracy of the behavior of the decoder. Moreover, the truth table provides a clear understanding of the intended result, making it easier to write the code for the MPLAB.

| INITIALIZATION |     |     |     |     |     |     |     |     |      |
|----------------|-----|-----|-----|-----|-----|-----|-----|-----|------|
| PORTA          |     | -   | -   | RA4 | RA3 | RA2 | RA1 | RA0 | 0x04 |
| PORTA          | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0x04 |
| PORTB          | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | 0x4A |
| PORTB          | 0   | 1   | 0   | 0   | 1   | 0   | 1   | 0   | UX4A |

Table 5. Initialization Table for Exercise #2

The process of creating the code in MPLAB is similar to what was done in a previous exercise. However, in this part, the task involves multiple outputs instead of just one. The initialization table shown in Table 5 helps ensure that the program runs correctly and prevents unexpected behavior or errors. Unlike in the previous exercise, the primary code utilized is BTFSC. The two functions, BTFSC and BTFSS, have distinct and opposite behavior. When the logic is set to 1, the BTFSC function will not skip the subsequent line of code. However, if the logic is cleared and set to 0, the next instruction will be skipped.

|        |     |          | 1/0      | CONFIGURAT | IONS  |     |     |     | BIN      | HEX        |
|--------|-----|----------|----------|------------|-------|-----|-----|-----|----------|------------|
|        | -   | -        | - "      | RA4        | RA3   | RA2 | RA1 | RAO |          |            |
|        | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 0   | 11100    | 1C         |
| ZERO   | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RBO | 11100    |            |
| 1      | 0   | 1        | 0        | 0          | 1     | 0   | 1   | 1   | 1001011  | 4B         |
|        | -   | -        | <u> </u> | RA4        | RA3   | RA2 | RA1 | RAO | 1001011  | 40         |
| ŀ      | 0   | 0        | 0        | 1          | 1     | 1   | 1   | 1   | 11111    | 1F         |
| ONE    | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RBO | 1 11111  | -1         |
| }      |     |          | 0        | 0          | 1     | 1   |     | 1   | 11001111 | CF         |
|        | 1   | 1        | 1        |            |       |     | 1   |     | 11001111 | CF         |
|        | -   | <u> </u> | <u> </u> | RA4        | RA3   | RA2 | RA1 | RA0 |          |            |
| TWO    | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 1   | 11101    | 1D         |
|        | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RB0 | .        |            |
|        | 0   | 1        | 1        | 0          | 1     | . 0 | 1   | 0   | 1101010  | 6A         |
|        | -   | -        | -        | RA4        | RA3   | RA2 | RA1 | RA0 |          |            |
| THREE  | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 1   | 11101    | 1D         |
|        | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RB0 |          |            |
|        | 1   | 1        | 0        | 0          | 1     | 0   | 1   | 0   | 11001010 | CA         |
|        | -   | -        | -        | RA4        | RA3   | RA2 | RA1 | RA0 | 1 1      |            |
|        | 0   | 0        | 0        | 1          | 1     | 1   | 1   | 0   | 11110    | 1E         |
| FOUR   | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RBO | 1 1      |            |
| İ      | 1   | 1        | 0        | 0          | 1     | 1   | 1   | 0   | 11001110 | CE         |
|        | -   | -        | · -      | RA4        | RA3   | RA2 | RA1 | RAO | 11001110 |            |
| ŀ      | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 0   | 11100    | 1C         |
| FIVE   | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RBO | 11100    | 10         |
| }      |     |          | 0        |            |       |     |     | 0   | 11011010 | DA         |
|        | 1   | 1        | 1        | 1          | 1 242 | 0   | 1   |     | 11011010 | DA         |
| -      | -   | -        | -        | RA4        | RA3   | RA2 | RA1 | RA0 |          | 4.0        |
| SIX    | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 0   | 11100    | 1C         |
|        | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RB0 |          |            |
|        | 0   | 1        | 0        | 1          | 1     | . 0 | 1   | 0   | 1011010  | 5A         |
|        | -   | -        | -        | RA4        | RA3   | RA2 | RA1 | RA0 |          |            |
| SEVEN  | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 1   | 11101    | 1D         |
| 3242.4 | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RB0 |          |            |
|        | 1   | 1        | 0        | 0          | 1     | 1   | 1   | 1   | 11001111 | CF         |
|        | -   | -        | -        | RA4        | RA3   | RA2 | RA1 | RA0 |          |            |
| FIGUR  | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 0   | 11100    | 1C         |
| EIGHT  | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RB0 | 1        |            |
| Ī      | 0   | 1        | 0        | 0          | 1     | 0   | 1   | 0   | 1001010  | 4A         |
|        | -   | -        | -        | RA4        | RA3   | RA2 | RA1 | RAO | 1        |            |
|        | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 0   | 11100    | 1C         |
| NINE   | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RBO |          |            |
| ŀ      | 1   | 1        | 0        | 0          | 1     | 0   | 1   | 0   | 11001010 | CA         |
|        | -   |          | <u> </u> | RA4        | RA3   | RA2 | RA1 | RAO | 11001010 | <b>С</b> А |
| }      | 0   | 0        | 0        |            | 1     | 1   | 0   | 0   | 11100    | 1C         |
| A      |     |          |          | 1          |       |     |     |     | 11100    | 10         |
| -      | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RBO | 1001110  | 45         |
|        | 0   | 1        | 0        | 0          | 1     | 1   | 1   | 0   | 1001110  | 4E         |
|        | •   |          |          | RA4        | RA3   | RA2 | RA1 | RA0 |          |            |
| ь      | 0   | 0        | 0        | 1          | 1     | 1   | 1   | 0   | 11110    | 1E         |
| ].     | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RBO |          |            |
|        | 0   | 1        | 0        | 1          | 1     | . 0 | 1   | 0   | 1011010  | 5A         |
| ļ      | -   | -        | -        | RA4        | RA3   | RA2 | RA1 | RA0 |          |            |
| С      | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 0   | 11100    | 1C         |
| ١ ١    | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RB0 |          |            |
|        | 0   | 1        | 1        | 1          | 1     | 0   | 1   | 1   | 1111011  | 7B         |
|        | -   | -        | -        | RA4        | RA3   | RA2 | RA1 | RA0 |          |            |
| [      | 0   | 0        | 0        | 1          | 1     | 1   | 1   | 1   | 11111    | 1F         |
| d      | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RB0 | ]        |            |
|        | 0   | 1        | 0        | 0          | 1     | 0   | 1   | 0   | 1001010  | 4A         |
|        | -   | -        | -        | RA4        | RA3   | RA2 | RA1 | RAO | 1        |            |
| ŀ      | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 0   | 11100    | 1C         |
| E      | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RBO | 11100    | 10         |
| }      |     |          |          |            |       |     |     |     | 1111010  | 74         |
|        | 0   | 1        | 1        | 1          | 1     | 0   | 1   | 0   | 1111010  | 7A         |
|        | -   | <u> </u> | -        | RA4        | RA3   | RA2 | RA1 | RA0 |          |            |
| F      | 0   | 0        | 0        | 1          | 1     | 1   | 0   | 0   | 11100    | 1C         |
|        | RB7 | RB6      | RB5      | RB4        | RB3   | RB2 | RB1 | RB0 |          |            |
| Į.     | 0   | 1        | 1        | 1          | 1     | 1   | 1   | 0   | 1111110  | 7E         |

Table 6. I/O Configurations of each Segments

The next step after writing the code is to compile it, which involves checking for any errors in the code. If there are no errors, the program will be successfully built. Then, the compiled code is programmed into the microcontroller. The 7-segment display is then tested to confirm it is displaying the desired digits, with the I/O Configurations of each segment shown in Table 6.

## III. Results and Discussion

The following section displays the results gathered from the experiment.













Table 7. Results of Exercise #1 Simulations

Since XNOR is an odd parity, the parity of the given binary must be even in order for the LED to light up. With this, the code implemented in the PIC16F84a microcontroller satisfies the given condition. The binary equivalent of 0 to 15 were tested in the in the microcontroller through the code implemented. As seen in Table 7, the data gathered shows that whenever the binary has even number of 1s, the LED will light up and will serve as the parity bit to satisfy the XNOR condition of having an odd parity. Otherwise, the LED is switched off.

| Result | Description |
|--------|-------------|
|        |             |









Table 8. Results of Exercise #2 Simulations

In the second exercise, the task was to display in a common anode 7-segment display the numbers 0 to 9 and letters A to F. However, the pinouts where the 7-segment display must be connected to the microprocessor are specified. As seen in Table 6 of the procedures section, certain pinouts of the

microprocessor are specified to be connected to the pinouts of the 7-segment display. With this, the configurations of the code to display the required outputs are modified according to the output pinouts.

# IV. Analysis and Conclusion

After the creation of the codes in MPLAB and building the circuit in Proteus, with Exercise #1, the group has achieved the objectives. First, they were able to create a logical and working program, as observed with the results shown in the previous section where it coincides with the expected output, as detailed in the truth table. Another indication of this is the "build succeeded" as the codes were saved and exported. Next was that the students were able to program input and output pins; from the previous experiment where the group used binary for coding the input and output pins, they now utilized hexadecimal as means to initialize the input and output pins. Lastly, they were able to understand how machine language and assembly language works as seen through the successful runs and achieved requirement of the exercise proper.

With all these said, the key findings and learnings of the group are as follows; it is essential to be organized and to be systematic upon coding what was required in Exercise #1; given that it has four (4) different inputs, it is expected that working with a logic gate (XNOR), the ending conditions are 16 different combinations of the input logic. Therefore, it is needed that an individual must be organized upon coding in order to keep up with the flow of the code, as well as for easier troubleshooting. In line with this, a new line of code was used, "BTFSS", wherein it can cause additional confusion to the individual if not tracked properly. Additionally, another key learning from the group was proper technique of initializing using different number systems, namely binary and hexadecimal. Again, from the previous experiment, although the group used the same codes MOVLW and MOVFW, binary was used to initialize the inputs and outputs, now, the binary was converted to hexadecimal where instead of the B" to symbolize that it is binary, it uses OX to symbolize that it is in hexadecimal—proper conversion to hexadecimal according to where the 1's (inputs) and 0's (outputs) are. Lastly, as briefly stated earlier, the code BTFSS was heavily used in the programming part of this laboratory exercise. The students analyzed that this is comparable to an if-else statement, or for the context of how it was used in the codes, a nested if-else statement.

Upon testing, one of the observed pitfalls was the grounding and the connection to the power supply of the circuit. Initially, the students assumed that the error came from the code, thus debugging and troubleshooting of the program ensued. However, no errors were found in the code itself, so the researchers looked into the circuit built. From there, it was observed that even when the switches are turned on, there is no supply of power coming from the Vcc—hence error occurred. Adjustments were done so that the supply gives power to all four switches—with this, success of both the codes and the circuit happened. With the success of this exercise, the recommendations of the students include: trying and exploring more logic gates outside the assigned logic gate, XNOR. Moreover, one can modify the number of programmed input and output. For example, a student can decrease the inputs to three (3), however, they should also increase the outputs to two (2), instead of just one LED.

Similar to Exercise #1, Exercise #2 deals with programming input and output pins in PIC microcontrollers. Although in this case, the experimenters needed to deal with multiple outputs. Given these modified conditions, the experimenters still met the objectives of the experiment. The built program is logical and working as seen in the above results. Flipping the switches means the user is setting the BCD input. With these inputs, the code was able to decode it into lighting up a 7-segment common anode display from 0-F. Observing the codes for this exercise, it can be inferred that the logic is similar to the overall flow of the first exercise of this experiment. Hence, this paved the way into enhancing the group's capabilities in programming input and output pins of PIC microcontrollers. Furthermore, it also expounded the group's

knowledge on the difference of assembly and machine language, which was also covered way back the previous experiment.

The main difference of Exercise #2 is that the experimenters are now dealing with multiple outputs as compared to the previous one. Exercise #2 also highlighted the other way of bit testing in PIC microcontrollers – BTFSC. BTFSC translates to "bit test f, skip if clear". The instruction tests the bit in a specific address and skips a line in the written assembly code if the status is currently cleared. For both exercises, this specific instruction was utilized for conditional branching. Since there are multiple inputs (A, B, C, and D for Exercise #1 and W, X, Y, and Z for Exercise #2) in the circuit, several cases are needed to be implemented within the code. The goal of the experimenters were to cover all 16 possible cases of the input ( $2^n$ ;  $2^4 = 16$  where n is the number of inputs). With all that taken into consideration, the role of the BTFSC instruction is to test the bits of the BCD value, taken from the user input, and identify which segment displays should be turned on or off in order to show the right digit. Looking at the results in the previous section, all BCD values from 0-9, as well as the extra hexadecimal letters were properly lit up.

The common pitfalls of the experimenters for this part of the experiment were particular in coding the right address for the I/O configuration of the segment displays and the input loops. The first encountered bug involved some numbers and letters that are incorrectly lit up, while the other expected outputs are working fine. Upon debugging, the group discovered that some of the literals are incorrect. Another bug occurred upon resolving the first one. This time,  $9_{10}$  and  $A_{16}$  were improperly displayed. Although it is similar to the first bug, the case this time is that the input being bit tested is inappropriately coded. Resolving this issue, the experimenters carefully made sure that the addressing of the inputs and outputs are executed accurately.

The experiment covered all aspects of programming input and output pins of the PIC16F84A. A recommendation is to implement the interfacing exercises in other microcontrollers with more ports for flexibility. The experimenters also gained skills in assembly programming, particular in PIC microcontrollers. It is notable to use meaningful labels for bit testing, especially if dealing with conditional branching, as encountered in both of the exercises of this experiment. Also, initialization of pins whether it is being used as inputs or outputs must be carefully done to ensure that the overall testing of the experiment plant is smooth and seamless. Loops, if possible, must also be implemented instead of coding the branches judiciously as the logical flow is hard to follow when there are too many branches, making the overall testing slow and prone to errors. Lastly, source control such as GitHub are recommended to be used in succeeding experiments so that the source files are properly documented to easily backtrack bugs. It also allows to keep track of changes made by each collaborator in the code, and in some instances, revert to prior versions of the source file. This provides sufficient backup, recovery and contingency plans in more complicated exercises of the course.

All in all, the objectives of the experiment were met as the experimenters were able to explore the programming of the input and output pins of a PIC microcontroller. Moreover, the experimenters were able to create logical and fully functional programs using assembly language, program a hardware circuit implemented via simulation, and further understand how the coded assembly language are translated into compiled machine language to drive digital systems.

## V. References

- [1] "PIC microcontrollers: chapter 2 Microcontroller PIC16F84," www.matidavid.com. http://www.matidavid.com/pic/picbook\_site/2\_05chapter.htm (accessed Feb. 08, 2023).
- [2] "inputoutput-ports," *MIKROE*. https://www.mikroe.com/ebooks/pic-microcontrollers-programming-in-c/inputoutput-ports (accessed Feb. 08, 2023).
- [3] "The TRIS and PORT registers Microchip PIC microcontroller," www.pcbheaven.com. http://www.pcbheaven.com/picpages/The\_TRIS\_and\_PORT\_registers/ (accessed Feb. 08, 2023).
- [4] Microchip Technology, "PIC16F84A Data Sheet," 2001. Available: https://ww1.microchip.com/downloads/en/devicedoc/35007b.pdf

# VI. Appendix

1) Exercise #1. Lighting an LED using 4-Input XNOR Implementation

```
2
3 ; Version: 2.0 ;
  ; Course: LBYEC3F - EK1 ;
5 ; Title: Experiment 2: Exercise #1 ;
8
 ; INITIALIZING
10 BSF 03h, 5
11 MOVLW 0x05
12 MOVWF 85h
13 BCF 03h, 5
14
15 BSF 03h, 5
16 MOVLW 0x18
17 MOVWF 86h
18 BCF 03h, 5
19
21
22 ; Test SW1
23 Start:
24 BTFSS 06h, 3
25 goto SW1_OFF; SW1=0
26 goto SW1_ON; SW1=1
27
28 ; Test SW2
29 SW1_OFF: ; WHEN SW1=0
30 BTFSS 06h, 4
31 goto SW2_OFF_OFF; SW1=0, SW2=0
32 goto SW2_OFF_ON; SW1=0, SW2=1
33
34 SW1_ON: ; WHEN SW1= 1
35 BTFSS 06h, 4
```

```
36 goto SW2_ON_OFF; SW1=1, SW2=0
37 goto SW2_ON_ON; SW1=1, SW2=1
38
39 ; Test SW3
40 SW2_OFF_OFF: ; WHEN SW1=0, SW2=0
41 BTFSS 05h, 2
42 goto SW3_OFF_OFF_OFF; SW1=0, SW2=0; SW3=0
43 goto SW3_OFF_OFF_ON; SW1=0, SW2=0; SW3=1
44
45 SW2 OFF ON: ; WHEN SW1=0, SW2=1
46 BTFSS 05h, 2
47 goto SW3_OFF_ON_OFF; SW1=0, SW2=1; SW3=0
48 goto SW3_OFF_ON_ON; SW1=0, SW2=1; SW3=1
49
50 SW2_ON_OFF: ; WHEN SW1=1, SW2=0
51 BTFSS 05h, 2
52 goto SW3_ON_OFF_OFF; SW1=1, SW2=0; SW3=0
53 goto SW3_ON_OFF_ON; SW1=1, SW2=0; SW3=1
54
55 SW2_ON_ON: ; WHEN SW1=1, SW2=1
56 BTFSS 05h, 2
57 goto SW3_ON_ON_OFF; SW1=1, SW2=1; SW3=0
58 goto SW3 ON ON ON; SW1=1, SW2=1; SW3=1
59
60 ; Test SW4
61 SW3 OFF OFF OFF: ; WHEN SW1=0, SW2=0; SW3=0
62 BTFSS 05h, 0
63 goto ON; SW1=0, SW2=0; SW3=0; SW4= 0
64 goto OFF; SW1=0, SW2=0; SW3=0; SW4= 1
66 SW3_OFF_OFF_ON: ; WHEN SW1=0, SW2=0; SW3=1
67 BTFSS 05h, 0
68 goto OFF; SW1=0, SW2=0; SW3=1; SW4= 0
69 goto ON; SW1=0, SW2=0; SW3=1; SW4= 1
70
71 SW3_OFF_ON_OFF: ; WHEN SW1=0, SW2=1; SW3=0
72 BTFSS 05h, 0
```

```
73 goto OFF; SW1=0, SW2=1; SW3=0; SW4= 0
74 goto ON; SW1=0, SW2=1; SW3=0; SW4= 1
75
76 SW3_OFF_ON_ON: ; WHEN SW1=0, SW2=1; SW3=1
77 BTFSS 05h, 0
78 goto ON; SW1=0, SW2=1; SW3=1; SW4= 0
79 goto OFF; SW1=0, SW2=1; SW3=1; SW4= 1
80
81 SW3 ON OFF OFF: ; WHEN SW1=1, SW2=0; SW3=0
82 BTFSS 05h. 0
83 goto OFF; SW1=1, SW2=0; SW3=0; SW4= 0
84 goto ON; SW1=1, SW2=0; SW3=0; SW4= 1
86 SW3_ON_OFF_ON: ; WHEN SW1=1, SW2=0; SW3=1
87 BTFSS 05h, 0
88 goto ON; SW1=1, SW2=0; SW3=1; SW4= 0
89 goto OFF; SW1=1, SW2=0; SW3=1; SW4= 1
90
91 SW3_ON_ON_OFF: ; WHEN SW1=1, SW2=1; SW3=0
92 BTFSS 05h, 0
93 goto ON; SW1=1, SW2=1; SW3=0; SW4= 0
94 goto OFF; SW1=1, SW2=1; SW3=0; SW4= 1
95
96 SW3_ON_ON_ON: ; WHEN SW1=1, SW2=1; SW3=1
97 BTFSS 05h, 0
98 goto OFF; SW1=1, SW2=1; SW3=1; SW4= 0
99 goto ON; SW1=1, SW2=1; SW3=1; SW4= 1
100
101 ON:
102 BSF 06h, 0
103 goto Start
104
105 OFF:
106 BCF 06h, 0
107 goto Start
108
109 END
```

2) Exercise #2. BCD to Common Anode 7-Segment Decoder

```
3 ; Version: 3.0
4 ; Course: LBYEC3F - EK1 ;
5 ; Title: Experiment 2: Exercise #2 ;
6 ;===========;
8 ; Initialization
9 BSF 03h, 5
10 MOVLW 0x04
11 MOVWF 85h
12 MOVLW 0x4A
13 MOVWF 86h
14 BCF 03h, 5
16 ; Outputs
17 ZERO:
18 MOVLW 0x1C
19 MOVWF 05h
20 MOVLW 0x4B
21 MOVWF 06h
22 goto START
23
24 ONE:
25 MOVLW 0x1F
26 MOVWF 05h
27 MOVLW 0xCF
28 MOVWF 06h
29 goto START
30
31 TWO:
32 MOVLW 0x1D
33 MOVWF 05h
34 MOVLW 0x6A
35 MOVWF 06h
```

```
36
   goto START
37
38 THREE:
39 MOVLW 0x1D
40 MOVWF 05h
41 MOVLW 0xCA
42 MOVWF 06h
43 goto START
44
45 FOUR:
46 MOVLW 0x1E
47 MOVWF 05h
48 MOVLW 0xCE
49 MOVWF 06h
50 goto START
51
52 FIVE:
53 MOVLW 0x1C
54 MOVWF 05h
55 MOVLW 0xDA
56 MOVWF 06h
57 goto START
58
59 SIX:
60 MOVLW 0x1C
61 MOVWF 05h
62 MOVLW 0x5A
63 MOVWF 06h
64 goto START
65
66 SEVEN:
67 MOVLW 0x1D
68 MOVWF 05h
69 MOVLW 0xCF
70 MOVWF 06h
71 goto START
```

```
73 EIGHT:
74 MOVLW 0x1C
75 MOVWF 05h
76 MOVLW 0x4A
77 MOVWF 06h
78 goto START
79
80 NINE:
81 MOVLW 0x1C
82 MOVWF 05h
83 MOVLW 0xCA
84 MOVWF 06h
85 goto START
86
87 A:
88 MOVLW 0x1C
89 MOVWF 05h
90 MOVLW 0x4E
91 MOVWF 06h
92 goto START
93
94 Bseg:
95 MOVLW 0x1E
96 MOVWF 05h
97 MOVLW 0x5A
98 MOVWF 06h
99 goto START
101 C:
102 MOVLW 0x1C
103 MOVWF 05h
104 MOVLW 0x7B
105 MOVWF 06h
106 goto START
108 D:
109 MOVLW 0x1F
```

```
110 MOVWF 05h
111 MOVLW 0x4A
112 MOVWF 06h
113 goto START
114
115 E:
116 MOVLW 0x1C
117 MOVWF 05h
118 MOVLW 0x7A
119 MOVWF 06h
120 goto START
122 F:
123 MOVLW 0x1C
124 MOVWF 05h
125 MOVLW 0x7E
126 MOVWF 06h
127 goto START
128
130 START:
131 BTFSC 06h, 1
132 goto w_ON; 1 _ _ _
133 goto w_OFF ; 0 _ _ _
135 w_OFF:
136 BTFSC 06h, 6
137 goto x_ON; 0 1 _ _
138 goto x_OFF; 0 0 _ _
139
140 x_OFF:
141 BTFSC 06h, 3
142 goto y_ON ; 0 0 1 _
143 goto y_OFF; 0 0 0 _
144
145 y_OFF:
146 BTFSC 05h, 2
```

```
147 goto z_ON; 0 0 0 1
148 goto z_OFF ; 0 0 0 0
149
150 z_OFF:
151 goto ZERO ; 0 0 0 0
153 z_ON:
154 goto ONE; 0 0 0 1
156 y_ON:
157 BTFSC 05h, 2
158 goto y_ON_z_ON; 0 0 1 1
159 goto y_ON_z_OFF; 0 0 1 0
161 y_ON_z_OFF:
162 goto TWO; 0 0 1 0
164 y_ON_z_ON:
165 goto THREE ; 0 0 1 1
167 x_ON:
168 BTFSC 06h, 3
169 goto x_ON_y_ON; 0 1 1 _
170 goto x_ON_y_OFF; 0 1 0 _
172 x_ON_y_OFF:
173 BTFSC 05h, 2
174 goto x_ON_y_OFF_z_ON; 0 1 0 1
175 goto x_ON_y_OFF_z_OFF; 0 1 0 0
176
177 x_ON_y_OFF_z_OFF:
178 goto FOUR; 0 1 0 0
179
180 x_ON_y_OFF_z_ON:
181 goto FIVE; 0 1 0 1
183 x_ON_y_ON:
```

```
184 BTFSC 05h, 2
185 goto x_ON_y_ON_z_ON; 0 1 1 1
186 goto x_ON_y_ON_z_OFF; 0 1 1 0
188 x_ON_y_ON_z_OFF:
189 goto SIX; 0 1 1 0
190
191 x_ON_y_ON_z_ON:
192 goto SEVEN; 0 1 1 1
194 w_ON:
195 BTFSC 06h, 6
196 goto w_ON_x_ON; 1 1 _ _
197 goto w_ON_x_OFF; 1 0 _ _
198
199 w_ON_x_OFF:
200 BTFSC 06h, 3
201 goto w_ON_x_OFF_y_ON; 1 0 1 _
202 goto w_ON_x_OFF_y_OFF; 1 0 0 _
203
204 w_ON_x_OFF_y_OFF:
205 BTFSC 05h, 2
206 goto w_ON_x_OFF_y_OFF_z_ON; 1 0 0 1
207 goto w_ON_x_OFF_y_OFF_z_OFF; 1 0 0 0
208
209 w_ON_x_OFF_y_OFF_z_OFF:
210 goto EIGHT ; 1 0 0 0
211
212 w_ON_x_OFF_y_OFF_z_ON:
213 goto NINE; 1001
214
215 w_ON_x_OFF_y_ON:
216 BTFSC 05h, 2
217 goto w_ON_x_OFF_y_ON_z_ON; 1 0 1 1
218 goto w_ON_x_OFF_y_ON_z_OFF ; 1 0 1 0
219
220 w_ON_x_OFF_y_ON_z_OFF:
```

```
221
     goto A; 1010
222
223 w_ON_x_OFF_y_ON_z_ON:
224 goto Bseg ; 1 0 1 1
225
226 w_ON_x_ON:
227 BTFSC 06h, 3
228 goto w_ON_x_ON_y_ON; 1 1 1 _
229 goto w_ON_x_ON_y_OFF; 1 1 0 _
230
231 w_ON_x_ON_y_OFF:
232 BTFSC 05h, 2
233 goto w_ON_x_ON_y_OFF_z_ON; 1 1 0 1
234 goto w_ON_x_ON_y_OFF_z_OFF; 1 1 0 0
235
236 w_ON_x_ON_y_OFF_z_OFF:
237 goto C; 1 1 0 0
238
239 w_ON_x_ON_y_OFF_z_ON:
240 goto D; 1101
241
242 w_ON_x_ON_y_ON:
243 BTFSC 05h, 2
244 goto w_ON_x_ON_y_ON_z_ON; 1 1 1 1
245 goto w_ON_x_ON_y_ON_z_OFF; 1 1 1 0
246
247 w_ON_x_ON_y_ON_z_OFF:
248 goto E; 1110
249
250 w_ON_x_ON_y_ON_z_ON:
251 goto F; 1 1 1 1
252
253 END
```