# Team Stonylake: Simulating the Intel 8008 8-bit microprocessor

Keanu Enns - keanelekenns@uvic.ca Neal Manning - nmanning@uvic.ca Nat Comeau - ncomeau@uvic.ca Louis Kedziora - kedziora@uvic.ca

# Introduction

Our team set out to simulate a substantial subset of Intel's first 8-bit microprocessor chip: the Intel 8008. We decided to do this project in order to get a better understanding of the structure and control paths of basic microprocessors; we believed the best way to do this was through simulating one ourselves. Of course, we could not simulate every aspect of the microprocessor with the time allotted, so we had to be selective as to what we would implement.

After reading over the 8008's user manual, we decided to divide the software into major component files that would interact with each other in a similar yet reasonably accomplishable fashion to what they do in hardware. Our goal was to implement a large portion of the microprocessor's instruction set and to deliver software that could execute programs using the set of developed instructions while imitating the actions taken by the hardware.

Additionally, we were asked to implement a two-stage pipeline, a feature that is not part of the original microprocessor. This obviously introduced extra logic that is not specified in the microprocessor's manual and required us to develop structures and mechanisms that would translate to additional hardware in the original microprocessor.

All code for the software was programmed in C as it is a familiar language to the members and provides lower-level bitwise operations for manipulating data in a fine-tuned manner.

#### Intel 8008 Overview

The responsibilities of the Intel 8008 are divided among five major components: Instruction Decoding and Control, Arithmetic Logical Unit (ALU), I/O, Data Registers and Program Counters (Internal Memory), and Timing (these can be seen in figure 1). Additionally, the processor communicates over an 8-bit data and address bus. With 14-bit addresses, the



Figure 1. A block diagram of the major components of the Intel 8008 CPU.

processor can directly address 16KiB of external memory. Note that the 8008 has a von Neumann architecture.

The full instruction set includes 48 instructions that can be divided into 3 categories: data manipulation (loads and stores), arithmetic and logical operations, and conditional jump instructions. Instructions are one, two, or three bytes in size. The first byte for every instruction is the opcode. Instructions that perform operations on registers and previously calculated memory locations only require the one-byte opcode. Operations involving immediate values require 2 bytes, the second byte being the immediate value. Jump instructions require a memory location address and therefore have a size of 3 bytes, the second and third bytes compose the 14-bit address.

Memory or machine cycles are divided into five main states (TI, T2, T3, T4, T5). The first two send low and high bytes of an address to memory (this is due to the fact that the data bus is 8-bits wide). T3 is responsible for fetching and decoding instructions or data. The last two states are used for executing the instruction. However, instructions vary in the number of memory cycles they use. Therefore there must be control flow management to ensure the proper execution of instructions on different cycles (in the 8008, this control information is stored in the two most significant bits of the high byte of the address when it is sent to memory in T2). Consider the LrM (load register with contents of memory addressed by H and L data registers) instruction, the instruction is fetched during T3 in memory cycle 1, but in memory cycle 2, T3 is responsible for fetching the contents of the memory location specified by the two designated data registers.

# Software Design Overview

When comparing our software to the physical microprocessor, differences often arise as a result of the fact that we do not have control over the physical hardware. In order to work around this, we have introduced some structures to help with the control of the system. One major structure we have created is the DecodeControl struct. This struct acts as a master control reference for the current condition of the system. It holds values for the number of memory cycles required for the current instruction, as well as the current

cycle, the source and destination registers of an operation, and identifiers for what type of ALU operation needs to occur and what jump conditions need to be checked. The struct also holds control signals to manage execution during each of the T-states. It does this using a 3 byte (one for each potential memory cycle of an instruction) array for each T-state. These control signals are passed into execution functions (named Tl\_execute, etc.) as arguments during the main loop. For a more detailed description of the signals, refer to Decode.md in the StonyLake project repository.

We have two versions of our simulation: the non-pipelined version and the 2-stage pipelined version. Here we discuss the sequential version's main file. This file loads a program into memory (program memory is stored in addresses 0x0000 to 0x00FF of memory), initializes a DecodeControl struct, and enters into an infinite loop. It then calls each of the execution functions for the T-states and passes in the control values of the DecodeControl. Once the program reads in a HLT instruction (0xFF, 0x01, or 0x00), it stops execution. Because we do not have a device to display I/O, we created a function to print out the contents of the different elements of memory. After the execution of each instruction, as is determined by the control values and the current cycle value, we print out the contents of memory and prompt the user to continue before moving on to the next instruction. A crucial stage in this loop is T3 on the first cycle of an instruction, this is where the instruction is retrieved and decoded. After the decoding of the instruction, the control signals are placed in the DecodeControl struct to determine the execution path taken for the rest of the instruction's execution.

## Major Components

Here we discuss our implementations of the major components of the microprocessor:

1. ALU: Most operations carried out by the ALU involve the accumulator (i.e. data register A). The different types of operations include logical, arithmetic, rotate, and compare operations. The functions in ALU.c accept one or two arguments (that in hardware would be stored into temporary registers a and b) and return the resulting value from the operations. The ALU is also responsible for setting the values for the four flag flip flops (Carry, Zero, Parity, and Sign). All operations are carried out as specified in the 8008 user manual. The add and subtract functions set the carry bit if there is overflow or underflow; however, the

microprocessor's policy for overflow and underflow was not defined, so the policy used in slides 4 and 5 of the 03\_arithmetic slides was used to determine whether overflow or underflow occurred.

- 2. Instruction Decode and Control: Instructions are decoded by a function located in decode.c. The function takes an 8-bit value and determines what instruction is represented by it. Once the instruction has been determined, control signals are set in the DecodeControl struct. These control signals specify what should be done during each T-state, and are a custom design based on the available documentation.
- 3. I/O and Devices: Discuss On call of input or output functions, based on the opcode, one of eight devices can be selected. Then based on the opcode the 8008 can either ask for input from the selected device, or give output to the selected device to memory address on the device based on the 14 bits in the high and low address registers. Since these devices are outside of the chip the only device that is interfaced is the memory which is 16KB.
- 4. Memory: To represent both external and internal memory, we have created a struct in memory.h named mem that contains a 16 KiB array named memory (for external memory), a 7 byte array named scratch\_pad which holds the seven data registers (A,B,C,D,E,H,L), an array of 8 uint16\_t values which represents the address stack of the system, a program counter byte which acts as an index for the address stack, two bytes to represent high and low memory bytes of an address, an instruction register, and two temporary registers: reg\_a and reg\_b. Note for the address stack, each value in the array is a potential value for the program counter, upon executing a CALL instruction, the program counter index would be increased and would be used to index the next program counter value. However, we have not implemented CALL or RET instructions in our simulation, so the program counter index remains 0 and we always use the first element of the address stack for the program counter.

# Challenges

As previously mentioned, not every aspect of the microchip could be reasonably simulated with the allotted time. An example of this would be the input and output mechanism for communicating with peripheral devices. Although we developed a framework for this interfacing between devices via ports, we did not develop it enough to actually communicate with outside devices because we were not focusing on that element of computer architecture during this project.

Another component we decided not to implement accurately was the timing of the microchip. This should not be a surprise given that we are writing programs in a high level language that could not possibly match the timing of the microchip. We also do not use any libraries for physical timing in our programs; however, as previously discussed, we do keep the structure of the memory cycles by dividing them into the five main T-states. Though there are additional states within the T-states (i.e. TII (interrupted), WAIT, and STOPPED), we decided not to simulate them as we believe they are out of the scope of this project and they deal primarily with I/O feedback.

A complex aspect of the project was the division of processor execution into two types of state changes: memory cycles and T-states. First, each instruction takes anywhere from one to three memory cycles to complete. Second, each memory cycle takes between one and five T-states to complete. Table 1 gives two examples of this execution structure. The first instruction is Lrr, which requires one memory cycle, the second instruction is JMP, which requires three memory cycles. Note that blank T-state blocks represent an IDLE, SKIP or non- existent control value.

Table 1. Examples of the division of memory cycles into T-states and their specific signals.

| Instruction:     | Lrr                                | ЈМР                                |
|------------------|------------------------------------|------------------------------------|
| # Memory Cycles: | 1                                  | 3                                  |
| #T-States:       | 5                                  | 11                                 |
| Mem Cycle 1      |                                    |                                    |
| T-State 1        | PCL_out                            | PCL_out                            |
| T-State 2        | PCH_out                            | PCH_out                            |
| T-State 3        | Fetch Instruction to IR and Reg b. | Fetch Instruction to IR and Reg b. |
| T-State 4        | Source register to Reg b           |                                    |
| T-State 5        | Reg b to destination register      |                                    |
| Mem Cycle 2      |                                    |                                    |
| T-State 1        |                                    | PCL_out                            |
| T-State 2        |                                    | PCH_out                            |
| T-State 3        |                                    | Fetch lower address to Reg b.      |
| T-State 4        |                                    |                                    |
| T-State 5        |                                    |                                    |
| Mem Cycle 3      |                                    |                                    |
| T-State 1        |                                    | PCL_out                            |
| T-State 2        |                                    | PCH_out                            |
| T-State 3        |                                    | Fetch higher address to Reg a.     |
| T-State 4        |                                    | Reg a to PCH                       |
| T-State 5        |                                    | Reg b to PCL                       |

This was the main inspiration for the design of the DecodeControl struct, which allows the main loop to be less involved with the manipulation of current states and cycles.

Finally, pipelining caused numerous challenges that we discuss in more detail in the next section.

# **Pipelining**

After completing a non-pipelined version of the 8008 we went on to simulate a version with a two-stage fetch-decode (IF/ID) / execute-writeback (EX/WB) pipeline. We did so by noticing that T-states 1 to 3 in the first memory cycle make up the fetch-decode stage and the remaining t-states and memory cycles make up the execute-writeback stages. This can be seen in figure 2, which is taken from pages 16 and 17 of the Intel 8008 User manual [1].



Figure 2. The division of T states from the 8008 manual for the 2-stage pipeline [1].

Note this microprocessor did not implement a pipeline in reality, so we had to make changes to the actual execution process in order to implement our two stage pipeline. Additionally, since we do not have access to hardware, and we did not create a multithreaded simulation, we cannot have a true pipeline that executes stages in parallel. Therefore, the execution is technically still sequential, but the IF/ID stages are interleaved with the EX/WB stages causing the need for detecting control hazards.

To simulate this in sequential order we:

- Fetch an instruction, decode it, and increment the program counter based on the size of the instruction in memory (1, 2, or 3 bytes).
- Fetch the next instruction, decode it, and decrement the program counter to match the state as if the first instruction had finished its IF/ID stage. This again uses the byte size of the first instruction.
- Execute the first instruction, checking for jump instructions (conditional and unconditional).
- Unless the first instruction was a jump or halt instruction, execute the second instruction fetched.
- If there is a jump instruction, we assume it is not taken. The policy for a taken branch is to "stall-on-branch" in which case we ignore the previously fetched instruction that would have executed after the jump. This resolves all control hazards in our simulation.
- If we identify a HALT instruction, then the program stops in the EX/WB stage. The HALT needs to occur in EX/WB in the event that it is the second instruction fetched, this way the previous instruction will still execute.

A visualization of this pipeline can be seen in figure 3. The pipeline stages are labeled with an 'S' followed by the stage number. On the left is a theoretical pipeline with Fetch and Execute stages happening concurrently in time. Because we are simulating the processor in software (and not using threads or multiprocessing) we needed to run our pipeline sequentially in software. On the right is our implementation of a 2-stage Fetch/Execute pipeline.



Figure 3. The theoretical pipeline vs the actual pipeline. Time increases from left to right.

Note that all data and structural hazards are resolved by the nature of the execution process (i.e. it is still sequential). Two stages never actually occur

simultaneously, and therefore do not conflict. The results of any instruction are computed and written to memory before another instruction executes.

Some duplication was required to save control values for each instruction. For example, the temporary registers and the DecodeControl structs are saved between pipeline stages. In reality this would require extra hardware or some way of pushing those values to memory and retrieving them afterwards.

# Conclusion

We designed, implemented and tested simulations of a non-pipelined Intel 8008. Furthermore, we applied principles of computer architecture to design and implement a two-stage Fetch/Decode Execute/Write-Back pipeline. We learned valuable lessons about simulating hardware in software with this project.

As a case study we ran the "increment\_mem.asm" on the non-pipelined simulation and obtain an execution time of 7 microseconds by timing user and system time. This simulation contains 353 T-states. Multiplying T-states by 2 and dividing by execution time we obtain 100857 machine cycles per second. With the original machine executing at a frequency of 500KHz to 800KHz our simulated processor is within an order of magnitude of the performance of the original.

# **User Guide**

# Downloading and Building the Project

To download the software from the git repository:

- 1. run "git clone <a href="https://gitlab.csc.uvic.ca/courses/201901/csc350/stonylake.git">https://gitlab.csc.uvic.ca/courses/201901/csc350/stonylake.git</a>".
- 2. Change to the project directory: "cd stonylake"
- 3. Select the Pipelined or Non-Pipelined version:
  - a. To use the pipelined version, checkout the "2-stage" branch.

- b. To use the non-pipelined version, stay on the master branch.
- 4. Build the project by running "make".

You should be ready to start running programs.

#### Running a Program

The simulator runs executes one instruction at a time. To run:

- Use the command "./main <input\_file\_name>"
- Two arguments enables debug printing.
- Three arguments runs the program without printing.

#### Writing Programs for the 8008

#### Input File Format:

The format of the input file is a file containing 8-bit machine code instructions (1s and 0s) and comments. **Comments cannot contain "0" or "1" characters.** See examples for a detailed file format.

#### Programmers Instruction Reference:

To make writing the machine code easier in appendix A we include subsections of the 8008 User Manual as a programmers instruction reference. We have implemented all instructions in the manual with the exception of all variants of the CALL and RETURN instructions and the INP and OUT instructions.

## Testing the System

Sample machine code test files and expected results are included in the "test\_programs" directory.

# **Error Handling**

When an instruction is invalid, the error message "Opcode = 0x\_\_\_\_ Is not recognized as an instruction" is printed.

# Examples

# Incrementing a value in data memory

We demonstrate a program to initialize memory address 256 (mem[256]) to 0 and increment it 5 times. The program should terminate with mem[256] containing 5.

#### Instructions used:

Index reg instructions:

- Lrr
- Lrl
- LrM
- LMr
- DCr

Accumulator group instructions:

- ADI
- CPI

Program Counter and Stack Control Instructions:

- JFc

Machine Instructions:

- HIT

#### Pseudocode:

- Store 0 in mem[256].
- Store 5 in register C; decrement this in each loop and when it reaches zero we're done.
- Loop:
  - Load mem[256] into accumulator.
  - Increment accumulator
  - Store accumulator into mem[256].
  - Decrement register C.
  - Load accumulator with register C.
  - Compare accumulator with zero.
  - Branch if not zero to Loop.
  - Halt

| Address | Instruction | BINARY INSTR  | Comment                        |
|---------|-------------|---------------|--------------------------------|
| 0       | LLI 6       |               |                                |
| 1       |             | 0000000       |                                |
| 2       | LHI 2       | 256 00101110  |                                |
| 3       |             | 0000001       |                                |
| 4       | ADI 0       | 00000100      | From accumulator               |
| 5       |             | 0000000       | store zero in mem[256]         |
| 6       | LMA         | 11111000      |                                |
| 7       | LCI 5       | 90010110      |                                |
| 8       |             | 00000101      |                                |
| 9       | Loop: LAM   | 11000111      | Load mem[256] into accumulator |
| 10      | ADI 1       | 00000100      | Increment accumulator          |
| 11      |             | 0000001       |                                |
| 12      | LMA         | 11111000      | Store accumulator to mem[256]  |
| 13      | DCC         | 00010001      | Decrement register C           |
| 14      | LAC         | 11000010      | Copy register C to accumulator |
| 15      | CPI 6       | 9 00111100    | Accumulator = 0?               |
| 16      |             | 0000000       |                                |
| 17      | JFZ ]       | Loop 01001000 | If not, jump to Loop.          |
| 18      |             | 00001001      |                                |
| 19      |             | 0000000       |                                |
| 20      | HLT         | 11111111      | Else halt.                     |

# Storing a String in Data Memory

We demonstrate a program to load the string "Stoneylake." into data memory addresses 200 - 210.

Memory address, Ascii char, Binary representation of Ascii:

| 256        |   | 257 |   | 258 |   | 259 |   | 260 |     |
|------------|---|-----|---|-----|---|-----|---|-----|-----|
| <b>'S'</b> | I | 't' | I | 'o' | I | 'n' | I | 'y' | 1   |
| 261        |   | 262 |   | 263 |   | 264 |   | 265 | 266 |

01010011 01110100 01101111 01101110 01111001

'l' | 'a' | 'k' | 'e' | '.' | 0

Instructions used:

Index reg instructions:

- Lrl

- LMr
- INr

#### Pseudocode:

- Set L and H to point to mem[256]
- Store 'S' into mem[256]
- Set L and H to point to mem[257]
- Store 't' into mem[257]

•••

- Set L and H to point to mem[266]
- Store 0 into mem[266]
- Halt

| 0       LLI 0       00110110         1       00000000         2       LHI 256       00101110         3       00000001         4       LMI 'S' 00111110         5       01010011         6       INL 00110000         5       LMI 't' 00111110         6       01110100         7       INL 00110000         8       LMI 'o' 00111110         9       01101111         10       INL 00110000         11       LMI 'n' 00111110         12       01101110         13       INL 00110000         14       LMI 'y' 00111110         15       01111001         16       INL 00110000         17       LMI 'l' 00111110         18       01101100         19       INL 00110000         20       LMI 'a' 00111110         21       0110000         22       INL 00110000         23       LMI 'k' 00111110         24       01101011         25       INL 00110000         LMI 'e' 00111110 | Address | Instructio | n     | BINARY  | INSTR      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|-------|---------|------------|
| 2       LHI 256       001011110         3       00000001         4       LMI 'S' 00111110         5       01010011         6       INL 00110000         5       LMI 't' 00111110         6       0110000         7       INL 00110000         8       LMI 'o' 00111110         9       01101111         10       INL 00110000         11       LMI 'n' 00111110         12       01101110         13       INL 00110000         14       LMI 'y' 00111110         15       01111001         16       INL 00110000         17       LMI 'l' 00111110         18       01101100         19       INL 00110000         20       LMI 'a' 00111110         21       0110000         22       INL 00110000         23       LMI 'k' 00111110         24       01101011         25       INL 00110000                                                                                        |         | LLI        | 0     |         |            |
| 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |            | 0=4   |         |            |
| 4       LMI       'S'       001111110         5       01010011       01010000         6       INL       00110000         5       LMI       't'       00111110         6       01110100       0110000         7       INL       00110000         8       LMI       'o'       00111110         9       01101111       00110000         11       LMI       'n'       00111110         12       01101110       0110000         14       LMI       'y'       00111100         15       01111001       0110000         17       LMI       'y'       00110000         17       LMI       '1'       00110100         19       INL       00110000         20       LMI       'a'       00111110         21       01100001       0110000         22       INL       00110000         23       LMI       'k'       00111110         24       01101011       0110000                              |         | LHT        | 256   |         |            |
| 5       01010011         6       INL       00110000         5       LMI 't' 00111110         6       01110100         7       INL       00110000         8       LMI 'o' 00111110         9       01101111         10       INL       00110000         11       LMI 'n' 00111110         12       01101110         13       INL       00110000         14       LMI 'y' 00111110         15       01111001         16       INL       00110000         17       LMI 'l' 00111110         18       01101100         19       INL       00110000         20       LMI 'a' 00111110         21       0110000         22       INL       00110000         23       LMI 'k' 00111110         24       01101011         25       INL       00110000                                                                                                                                         |         | LMT        | 101   |         |            |
| 6       INL       00110000         5       LMI       't'       00111110         6       01110100       01110100         7       INL       00110000         8       LMI       'o'       00111110         9       01101111       00110000         11       LMI       'n'       0011110         12       01101110       0110110         13       INL       00110000         14       LMI       'y'       0011110         15       01111001       0110000         16       INL       00110000       00000         17       LMI       '1'       00111110         18       01101100       00000       00000         19       INL       00110000       00000         20       LMI       'a'       00111110         21       01100000       000000       000000         22       INL       0001100000         23       LMI       'k'       000111110         24       011010011       0000000 |         | LMT        | 8     |         |            |
| 5       LMI       't'       00111110         6       01110100       01110100         7       INL       00110000         8       LMI       'o'       00111110         9       01101111       00110000         11       LMI       'n'       00111110         12       01101110       01101110         13       INL       00110000       001111001         14       LMI       'y'       00111110         15       01111001       01101000         17       LMI       '1'       00111110         18       01101100       01101000         19       INL       00110000         20       LMI       'a'       00111110         21       01100001       0110000         23       LMI       'k'       00111110         24       01101011       01101011         25       INL       00110000                                                                                                    |         | TAIL       |       |         |            |
| 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |            | 141   |         |            |
| 7       INL       00110000         8       LMI       'o'       00111110         9       01101111         10       INL       00110000         11       LMI       'n'       0011110         12       01101110         13       INL       00110000         14       LMI       'y'       0011110         15       01111001         16       INL       00110000         17       LMI       'l'       0011110         18       01101100         19       INL       00110000         20       LMI       'a'       00111110         21       01100001         22       INL       00110000         23       LMI       'k'       00111110         24       01101011         25       INL       00110000                                                                                                                                                                                         |         | LMT        | τ     |         |            |
| 8       LMI       'o'       00111110         9       01101111         10       INL       00110000         11       LMI       'n'       0011110         12       01101110       0110000         14       LMI       'y'       00111100         15       01111001       0110000         16       INL       00110000         17       LMI       '1'       0011110         18       01101100       01101000         19       INL       00110000         20       LMI       'a'       00111110         21       01100001       0110000         23       LMI       'k'       00111110         24       01101011       0110000         25       INL       00110000                                                                                                                                                                                                                            |         | TAIL       |       |         |            |
| 9 01101111 10 INL 00110000 11 LMI 'n' 00111110 12 01101110 13 INL 00110000 14 LMI 'y' 00111110 15 01111001 16 INL 00110000 17 LMI '1' 00111110 18 01101100 19 INL 00110000 20 LMI 'a' 00111110 21 01100001 22 INL 00110000 23 LMI 'k' 00111110 24 01101011 25 INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |            | ' 0 ' |         |            |
| 10       INL       00110000         11       LMI 'n' 00111110         12       01101110         13       INL       00110000         14       LMI 'y' 00111110         15       01111001         16       INL       00110000         17       LMI '1' 00111110         18       01101100         19       INL       00110000         20       LMI 'a' 00111110         21       01100001         22       INL       00110000         23       LMI 'k' 00111110         24       01101011         25       INL       00110000                                                                                                                                                                                                                                                                                                                                                           |         | LINT       | O     |         |            |
| 11       LMI       'n'       00111110         12       01101110         13       INL       00110000         14       LMI       'y'       00111110         15       01111001       0110000         16       INL       00110000         17       LMI       '1'       00111110         18       01101100       01101100         19       INL       00110000         20       LMI       'a'       00111110         21       01100001       01100000         23       LMI       'k'       00111110         24       01101011       01101011         25       INL       00110000                                                                                                                                                                                                                                                                                                            |         | TNI        |       |         |            |
| 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |            | 'n'   |         |            |
| 13       INL       00110000         14       LMI       'y'       00111110         15       01111001       0110000         16       INL       00110000         17       LMI       '1'       00111110         18       01101100       01101000         19       INL       00110000         20       LMI       'a'       00111110         21       01100001       01100001         22       INL       00110000         23       LMI       'k'       00111110         24       01101011       01101011         25       INL       00110000                                                                                                                                                                                                                                                                                                                                                |         | FILIT      | "     |         |            |
| 14       LMI       'y'       00111110         15       01111001         16       INL       00110000         17       LMI       'l'       00111110         18       01101100       00110000         19       INL       00110000         20       LMI       'a'       00111110         21       01100001       0110000         22       INL       00110000         23       LMI       'k'       00111110         24       01101011       01101000         25       INL       00110000                                                                                                                                                                                                                                                                                                                                                                                                   |         | TNI        |       |         |            |
| 15 01111001 16 INL 00110000 17 LMI '1' 00111110 18 01101100 19 INL 00110000 20 LMI 'a' 00111110 21 01100001 22 INL 00110000 23 LMI 'k' 00111110 24 01101011 25 INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |            | 'v'   |         |            |
| 16       INL       00110000         17       LMI '1' 00111110         18       01101100         19       INL 00110000         20       LMI 'a' 00111110         21       01100001         22       INL 00110000         23       LMI 'k' 00111110         24       01101011         25       INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         | 2112       | ,     |         |            |
| 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         | TNI        |       |         |            |
| 18 01101100 19 INL 00110000 20 LMI 'a' 00111110 21 01100001 22 INL 00110000 23 LMI 'k' 00111110 24 01101011 25 INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |            | '1'   |         |            |
| 20 LMI 'a' 00111110<br>21 01100001<br>22 INL 00110000<br>23 LMI 'k' 00111110<br>24 01101011<br>25 INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |            |       |         |            |
| 21 01100001<br>22 INL 00110000<br>23 LMI 'k' 00111110<br>24 01101011<br>25 INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 19      | INL        |       | 0011000 | 30         |
| 22 INL 00110000<br>23 LMI 'k' 00111110<br>24 01101011<br>25 INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 20      | LMI        | 'a'   | 001111  | 10         |
| 23 LMI 'k' 00111110<br>24 01101011<br>25 INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 21      |            |       | 0110000 | <b>3</b> 1 |
| 24 01101011<br>25 INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 22      | INL        |       | 0011000 | 30         |
| 25 INL 00110000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 23      | LMI        | 'k'   | 001111  | 10         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 24      |            |       | 011010  | 11         |
| 26 LMI 'e' 00111110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 25      | INL        |       | 0011000 | 30         |
| 5 5511115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 26      | LMI        | 'e'   | 0011111 | 10         |

| 27 |     |     | 01100101 |
|----|-----|-----|----------|
| 28 | INL |     | 00110000 |
| 29 | LMI | '.' | 00111110 |
| 30 |     |     | 00101110 |
| 31 | INL |     | 00110000 |
| 32 | LMI | 0   | 00111110 |
| 33 |     |     | 00000000 |
| 34 | INL |     | 00110000 |
| 35 | HLT |     | 11111111 |

# References

[1] Intel 8008 User Manual.

http://bitsavers.informatik.uni-stuttgart.de/components/intel/MCS8/Intel\_800 8\_8-Bit\_Parallel\_Central\_Processing\_Unit\_Rev4\_Nov73.pdf. Retrieved March 7th 2019.

Appendix A: Programmers Instruction Reference

|          | MINIMUM            | IN                            | STRUCTION                                    | CODE                                         |                                                                |
|----------|--------------------|-------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------------------------|
| MNEMONIC | STATES<br>REQUIRED | D <sub>7</sub> D <sub>6</sub> | D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> | D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | DESCRIPTION OF OPERATION                                       |
| NDr      | (5)                | 1 0                           | 1 0 0                                        | S S S                                        | Compute the logical AND of the content of index register r,    |
| NDM      | (8)                | 1 0                           | 1 0 0                                        | 1 1 1                                        | memory register M, or data B B with the accumulator.           |
| NDI      | (8)                | 0 0                           | 1 0 0                                        | 1 0 0                                        |                                                                |
| XRr      | (5)                | B B _                         | <u>B B B</u><br>1 0 1                        | B B B<br>S S S                               | Compute the EXCLUSIVE OR of the content of index register      |
| XRM      | (8)                | 1 0                           | 1 0 1                                        | 1 1 1                                        | r, memory register M, or data B B with the accumulator.        |
| XRI      | (8)                | 0 0                           | 1 0 1                                        | 1 0 0                                        | , , , , , , , , , , , , , , , , , , , ,                        |
|          |                    | ВВ                            | B B B                                        | BBB                                          |                                                                |
| ORr      | (5)                | 1 0                           | 1 1 0                                        | SSS                                          | Compute the INCLUSIVE OR of the content of index register      |
| ORM      | (8)                | 1 0                           | 1 1 0                                        | 1 1 1                                        | r, memory register m, or data B B with the accumulator .       |
| ORI      | (8)                | 0 0                           | 1 1 0                                        | 100                                          |                                                                |
|          |                    | ВВ                            | ввв                                          | ввв                                          |                                                                |
| CPr      | (5)                | 1 0                           | 1 1 1                                        | SSS                                          | Compare the content of index register r, memory register M,    |
| СРМ      | (8)                | 1 0                           | 1 1 1                                        | 1 1 1                                        | or data B B with the accumulator. The content of the           |
| CPI      | (8)                | 0 0                           | 1 1 1                                        | 1 0 0                                        | accumulator is unchanged.                                      |
|          |                    | ВВ                            | ввв                                          | ввв                                          |                                                                |
| RLC      | (5)                | 0 0                           | 0 0 0                                        | 0 1 0                                        | Rotate the content of the accumulator left.                    |
| RRC      | (5)                | 0 0                           | 0 0 1                                        | 0 1 0                                        | Rotate the content of the accumulator right.                   |
| RAL      | (5)                | 0 0                           | 0 1 0                                        | 0 1 0                                        | Rotate the content of the accumulator left through the carry.  |
| RAR      | (5)                | 0 0                           | 0 1 1                                        | 0 1 0                                        | Rotate the content of the accumulator right through the carry. |

#### **Program Counter and Stack Control Instructions**

| (11)      | 0 1                                                       | x x x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1 0 0                                                                                                                                                                                                                            | Unconditionally jump to memory address B3B3B2B2.                                                         |
|-----------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
|           | B <sub>2</sub> B <sub>2</sub>                             | $B_2 B_2 B_2$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                     |                                                                                                          |
|           | X X                                                       | B3 B3 B3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B3 B3 B3                                                                                                                                                                                                                         |                                                                                                          |
| (9 or 11) | 0 1                                                       | 0 C <sub>4</sub> C <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 0 0                                                                                                                                                                                                                            | Jump to memory address B <sub>3</sub> B <sub>3</sub> B <sub>2</sub> B <sub>2</sub> if the condition      |
|           | B <sub>2</sub> B <sub>2</sub>                             | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                     |                                                                                                          |
|           | X X                                                       | B3 B3 B3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B3 B3 B3                                                                                                                                                                                                                         |                                                                                                          |
| (9 or 11) | 0 1                                                       | 1 C <sub>4</sub> C <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 0 0                                                                                                                                                                                                                            | Jump to memory address B3B3B2B2 if the condition                                                         |
|           | B <sub>2</sub> B <sub>2</sub>                             | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                     | flip-flop c is true. Otherwise, execute the next instruction in sequence.                                |
| _         | хх                                                        | B3 B3 B3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B3 B3 B3                                                                                                                                                                                                                         |                                                                                                          |
| (11)      | 0 1                                                       | x x x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1 1 0                                                                                                                                                                                                                            | Unconditionally call the subroutine at memory address B3                                                 |
|           | B <sub>2</sub> B <sub>2</sub>                             | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                     | B <sub>3</sub> B <sub>2</sub> B <sub>2</sub> . Save the current address (up one level in the stack).     |
|           | X X                                                       | B3 B3 B3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B3 B3 B3                                                                                                                                                                                                                         |                                                                                                          |
| (9 or 11) | 0 1                                                       | 0 C <sub>4</sub> C <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 1 0                                                                                                                                                                                                                            | Call the subroutine at memory address B <sub>3</sub> B <sub>3</sub> B <sub>2</sub> B <sub>2</sub> if the |
|           | B <sub>2</sub> B <sub>2</sub>                             | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                     | condition flip-flop c is false, and save the current address (up one                                     |
|           | хх                                                        | B3 B3 B3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B3 B3 B3                                                                                                                                                                                                                         | level in the stack.) Otherwise, execute the next instruction in sequence.                                |
| (9 or 11) | 0 1                                                       | 1 C <sub>4</sub> C <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 1 0                                                                                                                                                                                                                            | Call the subroutine at memory address B3B3B2B2 if the                                                    |
|           | B <sub>2</sub> B <sub>2</sub>                             | $B_2 \ B_2 \ B_2$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | B <sub>2</sub> B <sub>2</sub> B <sub>2</sub>                                                                                                                                                                                     |                                                                                                          |
| _         | хх                                                        | B3 B3 B3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B3 B3 B3                                                                                                                                                                                                                         | level in the stack). Otherwise, execute the next instruction in sequence.                                |
| (5)       | 0 0                                                       | x x x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1 1 1                                                                                                                                                                                                                            | Unconditionally return (down one level in the stack).                                                    |
| (3 or 5)  | 0 0                                                       | 0 C <sub>4</sub> C <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 1 1                                                                                                                                                                                                                            | Return (down one level in the stack) if the condition flip-flop c is                                     |
|           |                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                  | false. Otherwise, execute the next instruction in sequence.                                              |
| (3 or 5)  | 0 0                                                       | 1 C <sub>4</sub> C <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 1 1                                                                                                                                                                                                                            | Return (down one level in the stack) if the condition flip-flop c is                                     |
|           |                                                           | . •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                  | true. Otherwise, execute the next instruction in sequence.                                               |
| (5)       | 0 0                                                       | AAA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1 0 1                                                                                                                                                                                                                            | Call the subroutine at memory address AAA000 (up one level in the stac                                   |
|           | (9 or 11)  (9 or 11)  (9 or 11)  (9 or 11)  (5)  (3 or 5) | (9 or 11)  (1 b2 b2 X X  (9 or 11)  (9 or 11)  (1 b2 b2 X X  (9 or 11)  (1 b2 b2 X X  (1 or 11)  (2 or 11)  (3 or 5)  (3 or 5)  (4 or 11)  (5 or 11)  (6 or 11)  (7 or 11)  (8 or 11)  (9 or 11) | B <sub>2</sub> B <sub>3</sub> | B2 B                                                                 |

#### Input/Output Instructions

| INP | (8) | 0 1 | 0 0 M | M M 1 | Read the content of the selected input port (MMM) into the    |     |
|-----|-----|-----|-------|-------|---------------------------------------------------------------|-----|
|     |     |     |       |       | accumulator.                                                  | - } |
| OUT | (6) | 0 1 | RRM   | M M 1 | Write the content of the accumulator into the selected output |     |
|     |     |     |       |       | port (RRMMM, RR ≠ 00).                                        |     |

#### Machine Instruction

| HLT | (4) | 0 0 | 0 0 0 | 0 0 X | Enter the STOPPED state and remain there until interrupted. |
|-----|-----|-----|-------|-------|-------------------------------------------------------------|
| HLT | (4) | 1 1 | 1 1 1 | 1 1 1 | Enter the STOPPED state and remain there until interrupted, |

#### NOTES:

- (1) SSS = Source Index Register These registers,  $r_i$ , are designated A(accumulator-000), DDD = Destination Index Register B(001), C(010), D(011), E(100), H(101), L(110).
- (2) Memory registers are addressed by the contents of registers H & L.
- (3) Additional bytes of instruction are designated by BBBBBBBB.
- (4) X = "Don't Care".
- (5) Flag flip-flops are defined by C<sub>4</sub>C<sub>3</sub>: carry (00-overflow or underflow), zero (01-result is zero), sign (10-MSB of result is "1"), parity (11-parity is even).

#### IV. BASIC INSTRUCTION SET

The following section presents the basic instruction set of the 8008. For a detailed description of the execution of each instruction, refer to Appendix I.

#### **Data and Instruction Formats**

Data in the 8008 is stored in the form of 8-bit binary integers. All data transfers to the system data bus will be in the same format.

The program instructions may be one, two, or three bytes in length. Multiple byte instructions must be stored in successive words in program memory. The instruction formats then depend on the particular operation executed.

| One Byte Instructions                                                                                                   |               | TYPICAL INSTRUCTIONS                                                                              |
|-------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------|
| D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | OP CODE       | Register to register, memory reference, I/O arithmetic or logical, rotate or                      |
| Two Byte Instructions                                                                                                   |               | return instructions                                                                               |
| $D_7 D_6 D_5 D_4 D_3 D_2 D_1 D_0$                                                                                       | OP CODE       |                                                                                                   |
| D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | OPERAND       | Immediate mode instructions                                                                       |
| Three Byte Instructions                                                                                                 |               |                                                                                                   |
| D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | OP CODE       |                                                                                                   |
| D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | LOW ADDRESS   | JUMP or CALL instructions                                                                         |
| X X D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub>                           | HIGH ADDRESS* | *For the third byte of this instruction, D <sub>6</sub> and D <sub>7</sub> are "don't care" bits. |

For the MCS-8 a logic "1" is defined as a high level and a logic "0" is defined as a low level.

#### **Index Register Instructions**

The load instructions do not affect the flag flip-flops. The increment and decrement instructions affect all flip-flops except the carry.

| ,                                  | MINIMUM            | 11                            | ISTRUCTION                                   | CODE                                         |                                                                                        |
|------------------------------------|--------------------|-------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------|
| MNEMONIC                           | STATES<br>REQUIRED | D <sub>7</sub> D <sub>6</sub> | D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> | D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | DESCRIPTION OF OPERATION                                                               |
| (1) Lr <sub>1</sub> r <sub>2</sub> | (5)                | 1 1                           | DDD                                          | s s s                                        | Load index register r <sub>1</sub> with the content of index register r <sub>2</sub> . |
| (2) <sub>LrM</sub>                 | (8)                | 1 1                           | DDD                                          | 1 1 1                                        | Load index register r with the content of memory register M.                           |
| LMr                                | (7)                | 1 1                           | 1 1 1                                        | SSS                                          | Load memory register M with the content of index register r.                           |
| (3) <sub>Lri</sub>                 | (8)                | 0 0                           | DDD                                          | 1 1 0                                        | Load index register r with data B B.                                                   |
|                                    | 1                  | ВВ                            | ввв                                          | ввв                                          |                                                                                        |
| LMI                                | (9)                | 0 0                           | 1 1 1                                        | 1 1 0                                        | Load memory register M with data B B,                                                  |
|                                    |                    | ВВ                            | ввв                                          | . B B B                                      | Toda memory register in vitti data b b,                                                |
| INr                                | (5)                | 0 0                           | DDD                                          | 0 0 0                                        | Increment the content of index register r (r # A),                                     |
| DCr                                | (5)                | 0 0                           | DDD                                          | 0 0 1                                        | Decrement the content of index register r (r # A).                                     |

#### **Accumulator Group Instructions**

The result of the ALU instructions affect all of the flag flip-flops. The rotate instructions affect only the carry flip-flop.

| ADr | (5) | 1 0 | 0 0 0 | SSS   | Add the content of index register r, memory register M, or data      |
|-----|-----|-----|-------|-------|----------------------------------------------------------------------|
| ADM | (8) | 1 0 | 0 0 0 | 1 1 1 | BB to the accumulator. An overflow (carry) sets the carry            |
| ADI | (8) | 0 0 | 0 0 0 | 1 0 0 | flip-flop.                                                           |
|     | _   | ВВ  | ввв   | ввв   |                                                                      |
| ACr | (5) | 1 0 | 0 0 1 | s s s | Add the content of index register r, memory register M, or data      |
| ACM | (8) | 1 0 | 0 0 1 | 1 1 1 | B B from the accumulator with carry. An overflow (carry)             |
| ACI | (8) | 0 0 | 0 0 1 | 1 0 0 | sets the carry flip-flop.                                            |
|     |     | ВВ  | B     | ввв   |                                                                      |
| SUr | (5) | 1 0 | 0 1 0 | S S S | Subtract the content of index register r, memory register M, or      |
| SUM | (8) | 1 0 | 0 1 0 | 1 1 1 | data B B from the accumulator. An underflow (borrow)                 |
| SUI | (8) | 0 0 | 0 1 0 | 1 0 0 | sets the carry flip-flop.                                            |
|     |     | ВВ  | ввв   | ввв   |                                                                      |
| SBr | (5) | 1 0 | 0 1 1 | SSS   | Subtract the content of index register r, memory register M, or data |
| SBM | (8) | 1 0 | 0 1 1 | 1 1 1 | data B B from the accumulator with borrow. An underflow              |
| SBI | (8) | 0 0 | 0 1 1 | 1 0 0 | (borrow) sets the carry flip-flop.                                   |
|     |     | ВВ  | ввв   | ввв   |                                                                      |

# APPENDIX I FUNCTIONAL DEFINITION

| Symbols                       | Meaning                                                                                                                                                       |  |  |  |  |  |  |  |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| <b2></b2>                     | Second byte of the instruction                                                                                                                                |  |  |  |  |  |  |  |
| <b3></b3>                     | Third byte of the instruction                                                                                                                                 |  |  |  |  |  |  |  |
| r                             | One of the scratch pad register references: A, B, C, D, E, H, L                                                                                               |  |  |  |  |  |  |  |
| С                             | One of the following flag flip-flop references: C, Z, S, P                                                                                                    |  |  |  |  |  |  |  |
| C <sub>4</sub> C <sub>3</sub> | Flag flip-flop codes  00 carry 01 zero 10 sign 11 parity  Condition for True Overflow, underflow Result is zero MSB of result is "1" Parity of result is even |  |  |  |  |  |  |  |
| M                             | Memory location indicated by the contents of registers H and L                                                                                                |  |  |  |  |  |  |  |
| ()                            | Contents of location or register                                                                                                                              |  |  |  |  |  |  |  |
| ^                             | Logical product                                                                                                                                               |  |  |  |  |  |  |  |
| ₩                             | Exclusive "or"                                                                                                                                                |  |  |  |  |  |  |  |
| V                             | Inclusive "or"                                                                                                                                                |  |  |  |  |  |  |  |
| $A_{m}$                       | Bit m of the A-register                                                                                                                                       |  |  |  |  |  |  |  |
| STACK                         | Instruction counter (P) pushdown register                                                                                                                     |  |  |  |  |  |  |  |
| Р                             | Program Counter                                                                                                                                               |  |  |  |  |  |  |  |
| -                             | Is transferred to                                                                                                                                             |  |  |  |  |  |  |  |
| XXX                           | A ''don't care''                                                                                                                                              |  |  |  |  |  |  |  |
| SSS                           | Source register for data                                                                                                                                      |  |  |  |  |  |  |  |
| DDD                           | Destination register for data                                                                                                                                 |  |  |  |  |  |  |  |
|                               | Register # Register Name<br>(SSS or DDD)                                                                                                                      |  |  |  |  |  |  |  |
|                               | 000 A 001 B 010 C 011 D 100 E 101 H 110 L                                                                                                                     |  |  |  |  |  |  |  |

#### INDEX REGISTER INSTRUCTIONS

#### LOAD DATA TO INDEX REGISTERS - One Byte

Data may be loaded into or moved between any of the index registers, or memory registers.

| Lr <sub>1</sub> r <sub>2</sub><br>(one cycle — PCI) | 11 | DDD | SSS | $(r_1)$ + $(r_2)$ Load register $r_1$ with the content of $r_2$ .<br>The content of $r_2$ remains unchanged. If SSS=DDD, the instruction is a NOP (no operation). |
|-----------------------------------------------------|----|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LrM<br>(two cycles –<br>PCI/PCR)                    | 11 | DDD | 111 | $(r)$ $\leftarrow$ $(M)$ Load register r with the content of the memory location addressed by the contents of registers H and L. $(DDD \neq 111 - HALT instr.)$   |
| LMr<br>(two cycles —<br>PCI/PCW)                    | 11 | 111 | SSS | (M) $\leftarrow$ (r) Load the memory location addressed by the contents of registers H and L with the content of register r. (SSS $\neq$ 111 — HALT instr.)       |

#### LOAD DATA IMMEDIATE — Two Bytes

A byte of data immediately following the instruction may be loaded into the processor or into the memory

| tri<br>(two cycles –<br>PCI/PCR)       | 00 DDD 110<br><b<sub>2&gt;</b<sub> | $(r) \leftarrow \langle B_2 \rangle$ Load byte two of the instruction into register r.                                                          |
|----------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| LMI<br>(three cycles —<br>PCI/PCR/PCW) | 00 111 110 < B <sub>2</sub> >      | (M) $\leftarrow$ <b<sub>2&gt; Load byte two of the instruction into the memory location addressed by the contents of registers H and L.</b<sub> |

#### INCREMENT INDEX REGISTER - One Byte

| INr<br>(one cycle – PCI) | 00 222 000 | $(r) \leftarrow (r)+1$ . The content of register r is incremented by |                                                       |
|--------------------------|------------|----------------------------------------------------------------------|-------------------------------------------------------|
| (one cycle — PCI)        |            |                                                                      | one. All of the condition flip-flops except carry are |
|                          |            | affected by the result. Note that DDD#000 (HALT                      |                                                       |
|                          |            |                                                                      | instr.) and DDD#111 (content of memory may not        |

be incremented).

#### DECREMENT INDEX REGISTER - One Byte

| DCr               | 00 ( | DDD | 001 | $(r) \leftarrow (r) - 1$ . The content of register r is decremented |
|-------------------|------|-----|-----|---------------------------------------------------------------------|
| (one cycle — PCI) |      |     |     | by one. All of the condition flip-flops except carry                |
|                   |      |     |     | are affected by the result. Note that DDD#000 (HAI                  |

ops except carry ult. Note that DDD#000 (HALT instr.) and DDD#111 (content of memory may not be decremented).

#### ACCUMULATOR GROUP INSTRUCTIONS

Operations are performed and the status flip-flops, C, Z, S, P, are set based on the result of the operation. Logical operations (NDr, XRr, ORr) set the carry flip-flop to zero. Rotate operations affect only the carry flip-flop. Two's complement subtraction is used.

#### ALU INDEX REGISTER INSTRUCTIONS — One Byte (one cycle - PCI)

Index Register operations are carried out between the accumulator and the content of one of the index registers (SSS=000 thru SSS=110). The previous content of register SSS is unchanged by the operation.

| ADr | 10 000 | SSS | (A)→(A)+(r) Add the content of register r to the<br>content of register A and place the result into<br>register A.                                               |
|-----|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACr | 10 001 | SSS | (A)-(A)+(r)+(carry) Add the content of register r and the contents of the carry flip-flop to the content of the A register and place the result into Register A. |
| SUr | 10 010 | SSS | (A)—(A)—(r) Subtract the content of register r from the content of register A and place the result into register A. Two's complement subtraction is used.        |

# ACCUMULATOR GROUP INSTRUCTIONS - Cont'd.

|     | SBr | 10 | 011 | SSS | (A)— $(A)$ — $(r)$ — $(borrow)$ Subtract the content of register r and the content of the carry flip-flop from the content of register A and place the result into register A.                                                                                                                                                |
|-----|-----|----|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | NDr | 10 | 100 | SSS | $(A) \leftarrow (A) \wedge (r)$ Place the logical product of the register A and register r into register A.                                                                                                                                                                                                                   |
|     | XRr | 10 | 101 | SSS | $(A) \leftarrow (A) \forall (r)$ Place the "exclusive - or" of the content of register A and register r into register A.                                                                                                                                                                                                      |
|     | ORr | 10 | 110 | SSS | (A)←(A)V(r) Place the "inclusive - or" of the content of register A and register r into register A.                                                                                                                                                                                                                           |
|     | CPr | 10 | 111 | SSS | (A)—(r) Compare the content of register A with<br>the content of register r. The content of register A<br>remains unchanged. The flag flip-flops are set by the<br>result of the subtraction. Equality or inequality is<br>indicated by the zero flip-flop. Less than or greater<br>than is indicated by the carry flip-flop. |
| Λ ι |     |    |     |     |                                                                                                                                                                                                                                                                                                                               |

# ALU OPERATIONS WITH MEMORY — One Byte (two cycles — PCI/PCR)

Arithmetic and logical operations are carried out between the accumulator and the byte of data addressed by the contents of registers H and L.

| ADM | 10 000 111 | (A) <del></del> (A)+(M) ADD                         |
|-----|------------|-----------------------------------------------------|
| ACM | 10 001 111 | $(A) \leftarrow (A) + (M) + (carry)$ ADD with carry |
| SUM | 10 010 111 | (A)←(A)-(M) SUBTRACT                                |
| SBM | 10 011 111 | (A)←(A)−(M)−(borrow) SUBTRACT with borrow           |
| NDM | 10 100 111 | (A)←(A)∧(M) Logical AND                             |
| XRM | 10 101 111 | (A) <del>←</del> (A) <del>∀</del> (M) Exclusive OR  |
| ORM | 10 110 111 | (A)←(A)V(M) Inclusive OR                            |
| СРМ | 10 111 111 | (A)—(M) COMPARE                                     |

# ALU IMMEDIATE INSTRUCTIONS — Two Bytes

(two cycles —PCI/PCR)

Arithmetic and logical operations are carried out between the

Arithmetic and logical operations are carried out between the accumulator and the byte of data immediately following the instruction.

|     | <br>401.011.                            | •   |                                                                               |
|-----|-----------------------------------------|-----|-------------------------------------------------------------------------------|
| ADI | <br>00<br>B <sub>2</sub> >              | 100 | (A) <del>-</del> (A)+ <b<sub>2&gt;<br/>ADD</b<sub>                            |
| ACI | 01<br>B <sub>2</sub> >                  | 100 | $(A) \leftarrow (A) + \langle B_2 \rangle + (carry)$<br>ADD with carry        |
| SUI | 10<br>B <sub>2</sub> >                  | 100 | (A) <del>+</del> (A)− <b<sub>2&gt;<br/>SUBTRACT</b<sub>                       |
| SBI | 11<br>B <sub>2</sub> >                  | 100 | $(A) \leftarrow (A) - \langle B_2 \rangle - (borrow)$<br>SUBTRACT with borrow |
| NDI | 00                                      | 100 | $(A) \leftarrow (A) \land \langle B_2 \rangle$<br>Logical AND                 |
| XRI | <br>01 <sup>′</sup><br>3 <sub>2</sub> > | 100 | (A) <del>←</del> (A) <del>V</del> <b<sub>2&gt;<br/>Exclusive OR</b<sub>       |
| ORI | 10 ´<br>3 <sub>2</sub> >                | 100 | (A) <del>-</del> (A)V <b<sub>2&gt;<br/>Inclusive OR</b<sub>                   |
| CPI | <br>11<br>3 <sub>2</sub> >              | 100 | (A)— <b<sub>2&gt;<br/>COMPARE</b<sub>                                         |

#### ROTATE INSTRUCTIONS — One Byte

(one cycle - PCI)

The accumulator content (register A) may be rotated either right or left, around the carry bit or through the carry bit. Only the carry flip-flop is affected by these instructions; the other flags are unchanged.

| RLC | 00 0 | 000 | 010 | $A_{m+1} - A_m$ , $A_0 - A_7$ , (carry) $- A_7$<br>Rotate the content of register A left one bit.<br>Rotate $A_7$ into $A_0$ and into the carry flip-flop.                                                |
|-----|------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RRC | 00 0 | 001 | 010 | $A_m \leftarrow A_{m+1}$ , $A_7 \leftarrow A_0$ , (carry) $\leftarrow A_0$<br>Rotate the content of register A right one bit.<br>Rotate $A_0$ into $A_7$ and into the carry flip-flop.                    |
| RAL | 00 0 | 010 | 010 | $A_{m+1} - A_m$ , $A_0 - (carry)$ , $(carry) - A_7$<br>Rotate the content of Register A left one bit.<br>Rotate the content of the carry flip-flop into $A_0$ .<br>Rotate $A_7$ into the carry flip-flop. |
| RAR | 00 0 | 011 | 010 | $A_m+A_{m+1}$ , $A_7+(carry)$ , $(carry)+A_0$<br>Rotate the content of register A right one bit.<br>Rotate the content of the carry flip-flop into $A_7$ .<br>Rotate $A_0$ into the carry flip-flop.      |

#### PROGRAM COUNTER AND STACK CONTROL INSTRUCTIONS

#### JUMP INSTRUCTIONS — Three Bytes

(three cycles - PCI/PCR/PCR)

Normal flow of the microprogram may be altered by jumping to an address specified by bytes two and three of an instruction.

| JMP<br>(Jump Unconditionally)              | 01 | XXX<br><b<sub>2&gt;<br/><b<sub>3&gt;</b<sub></b<sub>                            | 100 | $(P) \leftarrow \langle B_3 \rangle \langle B_2 \rangle$ Jump unconditionally to the instruction located in memory location addressed by byte two and byte three.                                                                                                                            |
|--------------------------------------------|----|---------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>JFc</b><br>(Jump if Condition<br>False) | 01 | OC <sub>4</sub> C <sub>3</sub><br><b<sub>2&gt;<br/><b<sub>3&gt;</b<sub></b<sub> | 000 | If (c) = 0, (P) $\leftarrow$ <b<sub>3&gt;<b<sub>2&gt;. Otherwise, (P) = (P)+3. If the content of flip-flop c is zero, then jump to the instruction located in memory location <b<sub>3&gt;<b<sub>2&gt;; otherwise, execute the next instruction in sequence.</b<sub></b<sub></b<sub></b<sub> |
| JTc<br>(Jump if Condition<br>True)         | 01 | 1C <sub>4</sub> C <sub>3</sub><br><b<sub>2&gt;<br/><b<sub>3&gt;</b<sub></b<sub> | 000 | If (c) = 1, (P) $\leftarrow$ <b<sub>3&gt;<b<sub>2&gt;. Otherwise, (P) = (P)+3. If the content of flip-flop c is one, then jump to the instruction located in memory location <b<sub>3&gt;<b<sub>2&gt;; otherwise, execute the next instruction in sequence.</b<sub></b<sub></b<sub></b<sub>  |

#### CALL INSTRUCTIONS — Three Bytes

(three cycles - PCI/PCR/PCR)

Subroutines may be called and nested up to seven levels.

| CAL<br>(Call subroutine<br>Unconditionally)    | 01 XXX 110<br><b<sub>2&gt;<br/><b<sub>3&gt;</b<sub></b<sub>                            | (Stack) $\leftarrow$ (P), (P) $\leftarrow$ <b<sub>3&gt; <b<sub>2&gt;. Shift the content of P to the pushdown stack. Jump unconditionally to the instruction located in memory location addressed by byte two and byte three.</b<sub></b<sub>                                                                                                                        |
|------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFc<br>(Call subroutine<br>if Condition False) | 01 OC <sub>4</sub> C <sub>3</sub> 010<br><b<sub>2&gt;<br/><b<sub>3&gt;</b<sub></b<sub> | If (c) = 0, (Stack) $\leftarrow$ (P), (P) $\leftarrow$ <b<sub>3&gt;<b<sub>2&gt;. Otherwise, (P) = (P)+3. If the content of flip-flop c is zero, then shift contents of P to the pushdown stack and jump to the instruction located in memory location<b<sub>3&gt;<b<sub>2&gt;; otherwise, execute the next instruction in sequence.</b<sub></b<sub></b<sub></b<sub> |
| (Call subroutine if Condition True)            | 01 1C <sub>4</sub> C <sub>3</sub> 010<br><b<sub>2&gt;<br/><b<sub>3&gt;</b<sub></b<sub> | If (c) = 1, (Stack) $\leftarrow$ (P), (P) $\leftarrow$ <b<sub>3&gt;<b<sub>2&gt;. Otherwise, (P) = (P)+3. If the content of flip-flop c is one, then shift contents of P to the pushdown stack and jump to the instruction located in memory location<b<sub>3&gt;<b<sub>2&gt;; otherwise, execute the next instruction in sequence.</b<sub></b<sub></b<sub></b<sub>  |

In the above JUMP and CALL instructions < B $_2>$  contains the least significant half of the address and < B $_3>$  contains the most significant half of the address. Note that D $_6$  and D $_7$  of < B $_3>$  are "don't care" bits since the CPU uses fourteen bits of address.

RETURN INSTRUCTIONS — One Byte

(one cycle - PCI)

A return instruction may be used to exit from a subroutine; the stack is popped-up one level at a time.

**RET** 00 XXX 111

(P)→(Stack). Return to the instruction in the memory location addressed by the last value shifted into the pushdown stack. The stack pops up one level.

RFc 00 0C<sub>4</sub>C<sub>3</sub> 011

(Return Condition

False)

If (c) = 0, (P) - (Stack); otherwise, (P) = (P)+1. If the content of flip-flop c is zero, then return to the instruction in the memory location addressed by the last value inserted in the pushdown stack. The stack pops up one level. Otherwise, execute the next instruction in sequence.

RTc 00 1C<sub>4</sub>C<sub>3</sub> 011

(Return Condition

True)

If (c) = 1, (P)—(Stack); otherwise, (P) = (P)+1. If the content of flip-flop c is one, then return to the instruction in the memory location addressed by the last value inserted in the pushdown stack. The stack pops up one level. Otherwise, execute the next instruction in sequence.

RESTART INSTRUCTION — One Byte

(one cycle - PCI)

The restart instruction acts as a one byte call on eight specified locations of page 0, the first 256 instruction words.

**RST** 

00 AAA 101

(Stack) + (P), (P) + (000000 00AAA000) Shift the contents of P to the pushdown stack. The content, AAA, of the instruction register is shifted into bits 3 through 5 of the P-counter. All other bits of the P-counter are set to zero. As a oneword "call", eight eight-byte subroutines may be accessed in the lower 64 words of memory.

#### INPUT/OUTPUT INSTRUCTIONS

One Byte

(two cycles - PCI/PCC)

Eight input devices may be referenced by the input instruction

INP

01 00M MM1

(A)→(input data lines). The content of register A is made available to external equipment at state T1 of the PCC cycle. The content of the instruction register is made available to external equipment at state T2 of the PCC cycle. New data for the accumulator is loaded at T3 of the PCC cycle. MMM denotes input device number. The content of the condition flip-flops, S,Z,P,C, is output on D<sub>0</sub>, D<sub>1</sub>, D<sub>2</sub>, D<sub>3</sub> respectively at T4 on the PCC cycle.

Twenty-four output devices may be referenced by the output instruction.

OUT

01 RRM MM1

(Output data lines) ← (A). The content of register A is made available to external equipment at state T1 and the content of the instruction register is made available to external equipment at state T2 of the PCC cycle. RRMMM denotes output device number (RR ≠ 00).

#### MACHINE INSTRUCTION

HALT INSTRUCTION — One Byte

(one cycle - PCI)

HLT 00 000 00X or 11 111 111

On receipt of the Halt Instruction, the activity of the processor is immediately suspended in the STOPPED state. The content of all registers and memory is unchanged. The P-counter has been updated and the internal dynamic memories continue to be refreshed.