# EE 452 – Power Electronics Design Experiment 1 Pre-lab Assignment: Part C

Department of Electrical & Computer Engineering
University of Washington

#### Introduction

The purpose of this assignment is to prepare you to conduct Experiment 1C. Please make sure you have read and understand the experimental procedure *before* attending your designated lab section.

This assignment will be due at the *beginning* of your lab section. Like your homework, you will submit the prelab assignments through Canvas. For each problem, please provide written analysis where appropriate, show your work, and clearly label all plots, if any.

#### **Parts**

Experiment 1 will be done on the PCB using the following parts. In the electronic version of this document, you may click on the hyperlink embedded in the "Part number" column to bring up the data sheet for a given part. In addition to the components below, this experiment will also require resistors and capacitors of your choosing.

| Description             | Manufacturer          | Part number     |  |  |
|-------------------------|-----------------------|-----------------|--|--|
| Power MOSFET            | Infineon Technologies | IRFB4615PbF     |  |  |
| Power MOSFET            | Texas Instruments     | CSD19535KCS     |  |  |
| Half-bridge Gate driver | Infineon Technologies | IRS2184PBF      |  |  |
| PWM Controller          | Texas Instruments     | <u>UC3525AN</u> |  |  |





Gate Charge

Fig 6. Typical Gate Charge vs. Gate-to-Source Voltage

### Prelab tasks

**Component familiarization.** Using the applicable data sheets, determine the following **(10 pts)**:

• The drain-to-source resistance of both power MOSFETs in the on state.

| Power MOSFET | Drain-to-Source Resistance |  |  |  |  |
|--------------|----------------------------|--|--|--|--|
| IRFB4615PbF  | 32 m $\Omega$              |  |  |  |  |
| CSD19535KCS  | 3.4 m $\Omega$             |  |  |  |  |

• The threshold gate-to-source voltage of the power MOSFETs.

| Power MOSFET | Gate-to-Source Voltage |
|--------------|------------------------|
| IRFB4615PbF  | 3 V                    |
| CSD19535KCS  | 2.7 V                  |

• The rated drain current of the MOSFETs.

| Power MOSFET       | Drain Current (@25C) |
|--------------------|----------------------|
| IRFB4615PbF        | 35 A                 |
| <u>CSD19535KCS</u> | 150 A                |

• The gate charge of both power MOSFETs

| Power MOSFET | Total Gate Charge (@ V <sub>GS</sub> = 10V) |
|--------------|---------------------------------------------|
| IRFB4615PbF  | 26 nC                                       |
| CSD19535KCS  | 78 nC                                       |

• The rise and fall times of both power MOSFETS

| Power MOSFET | Rise Time | Fall Time |  |  |  |
|--------------|-----------|-----------|--|--|--|
| IRFB4615PbF  | 35 ns     | 20 ns     |  |  |  |
| CSD19535KCS  | 15 ns     | 5 ns      |  |  |  |

- The minimum logic high input voltage of the gate driver.  $V_{\text{IH}}\!=\!2.5V$ 

**Possible PWM frequency (5 pts)** Using data from q1, compute the maximum possible switching frequency for both MOSFETS.

[skip]

**GRAD STUDENTS REQUIRED: Bootstrap circuit design. (10pts)** Study the UCC27712 gate driver datasheet. This datasheet has better guidance than the IRS 2184.

Compute the following for each MOSFET with a 5% boot capacitor ripple voltage.

- Bootstrap capacitance
- Bootstrap resistance (assuming a boostrap diode peak current of 3A)
- Consider: why do we need a bootstrap capacitance? (just for learning)

5% ripple voltage of 12V = 0.6V

IRS2184PBF Half-Bridge Gate Driver:  $I_{QBS} = 60uA$ 

SB3H100 Diode:  $V_{DBOOT} = 0.8$ 

$$Q_{TOTAL} = Q_C + \frac{I_{QBS}}{f_{SW}}$$

$$C_{BOOT} = \frac{Q_{TOTAL}}{\Delta V_{BOOT}}$$

$$R_{BOOT} = \frac{V_{DD} - V_{DBOOT}}{I_{DBOOT}}$$

| Power MOSFET       | $Q_{TOTAL}$                          | Boot Capacitance    | Boot Resistance             |
|--------------------|--------------------------------------|---------------------|-----------------------------|
| IRFB4615PbF        | $26nC + \frac{60uA}{50kHz} = 27.2nC$ | 27.2nC/0.6 = 45.3nC | $(12 - 0.8)/3 = 3.73\Omega$ |
| <u>CSD19535KCS</u> | $78nC + \frac{60uA}{50kHz} = 79.2nC$ | 79.2nC/0.6 = 132nC  | $(12 - 0.8)/3 = 3.73\Omega$ |

Bootstrap capacitance used in circuit will be at least twice as large as calculated values as mentioned in datasheet.

IRFB4615PbF International

Static @ T<sub>J</sub> = 25°C (unless otherwise specified)

| Symbol                          | Parameter                            | Min. | Тур. | Max. | Units | Conditions                                           |
|---------------------------------|--------------------------------------|------|------|------|-------|------------------------------------------------------|
| V <sub>(BR)DSS</sub>            | Drain-to-Source Breakdown Voltage    | 150  |      |      | ٧     | $V_{GS} = 0V, I_D = 250\mu A$                        |
| $\Delta V_{(BR)DSS}/\Delta T_J$ | Breakdown Voltage Temp. Coefficient  |      | 0.19 | _    | V/°C  | Reference to 25°C, I <sub>D</sub> = 5mA <sup>®</sup> |
| R <sub>DS(on)</sub>             | Static Drain-to-Source On-Resistance |      | 32   | 39   | mΩ    | $V_{GS} = 10V, I_D = 21A$ ④                          |
| V <sub>GS(th)</sub>             | Gate Threshold Voltage               | 3.0  |      | 5.0  | ٧     | $V_{DS} = V_{GS_{h}} I_{D} = 100 \mu A$              |

#### **CSD19535KCS**

#### 5.1 Electrical Characteristics

(T<sub>A</sub> = 25°C unless otherwise stated)

|                        | PARAMETER                        | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |  |  |
|------------------------|----------------------------------|------------------------------------------------|-----|-----|-----|------|--|--|
| STATIC CHARACTERISTICS |                                  |                                                |     |     |     |      |  |  |
| BV <sub>DSS</sub>      | Drain-to-Source Voltage          | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA | 100 |     |     | ٧    |  |  |
| I <sub>DSS</sub>       | Drain-to-Source Leakage Current  | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 80 V  |     |     | 1   | μΑ   |  |  |
| I <sub>GSS</sub>       | Gate-to-Source Leakage Current   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V  |     |     | 100 | nA   |  |  |
| V <sub>GS(th)</sub>    | Gate-to-Source Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$           | 2.2 | 2.7 | 3.4 | V    |  |  |
|                        | Drain-to-Source On-Resistance    | V <sub>GS</sub> = 6 V, I <sub>D</sub> = 100 A  |     | 3.4 | 4.4 | mΩ   |  |  |
| R <sub>DS(on)</sub>    | Drain-to-Source On-Resistance    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 100 A |     | 3.1 | 3.6 | mΩ   |  |  |
| g <sub>fs</sub>        | Transconductance                 | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 100 A |     | 274 |     | S    |  |  |

Internationa
IOR Rectifier

## IRS2184/IRS21844(S)PbF

#### **Static Electrical Characteristics**

 $V_{BIAS}\left(V_{CC},V_{BS}\right)=15\text{ V},V_{SS}=\text{COM},\text{DT=}V_{SS}\text{ and }T_{A}=25\text{ °C unless otherwise specified. The }\underbrace{V_{IL},V_{IH},\text{ and }I_{IN}}_{\text{parameters are referenced to }V_{SS}/\text{COM}\text{ and are applicable to the respective input leads: IN and }\underbrace{\text{SD}}_{\text{COM}}.\text{ The }V_{O},I_{O},\text{ and }I_{O},\text{ parameters are referenced to COM}_{\text{COM}}$ 

| Symbol               | Definition                                        | Min. | Тур. | Max. | Units | Test Conditions                |
|----------------------|---------------------------------------------------|------|------|------|-------|--------------------------------|
| V <sub>IH</sub>      | Logic "1" input voltage for HO & logic "0" for LO | 2.5  | _    | _    |       |                                |
| V <sub>IL</sub>      | Logic "0" input voltage for HO & logic "1" for LO | -    | _    | 8.0  |       | V <sub>CC</sub> = 10 V to 20 V |
| V <sub>SD,TH+</sub>  | SD input positive going threshold                 | 2.5  | _    | _    | .,    | 100                            |
| V <sub>SD,TH</sub> - | SD input negative going threshold                 | -    | _    | 8.0  | v     |                                |

#### IRS2184PBF

#### Static Electrical Characteristics

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS}$ ) = 15 V,  $V_{SS}$  = COM, DT=  $V_{SS}$  and  $T_A$  = 25 °C unless otherwise specified. The  $V_{IL}$ ,  $V_{IH}$ , and  $I_{IN}$  parameters are referenced to  $V_{SS}$ /COM and are applicable to the respective input leads: IN and  $\overline{SD}$ . The  $V_O$ ,  $I_O$ , and  $R_{OD}$  parameters are referenced to COM and are applicable to the respective output leads: HO and LO.

| Symbol               | Definition                                                    | Min. | Тур. | Max. | Units | Test Conditions                         |
|----------------------|---------------------------------------------------------------|------|------|------|-------|-----------------------------------------|
| VIH                  | Logic "1" input voltage for HO & logic "0" for LO             | 2.5  | _    | _    |       |                                         |
| V <sub>IL</sub>      | Logic "0" input voltage for HO & logic "1" for LO             | _    | _    | 8.0  |       | V <sub>CC</sub> = 10 V to 20 V          |
| V <sub>SD,TH+</sub>  | SD input positive going threshold                             | 2.5  | _    | _    | .,    | 100                                     |
| V <sub>SD,TH</sub> - | SD input negative going threshold                             | _    | _    | 8.0  | V     |                                         |
| V <sub>OH</sub>      | High level output voltage, V <sub>BIAS</sub> - V <sub>O</sub> | _    | _    | 1.4  |       | I <sub>O</sub> = 0 A                    |
| V <sub>OL</sub>      | Low level output voltage, VO                                  | _    | _    | 0.2  |       | I <sub>O</sub> = 20 mA                  |
| ILK                  | Offset supply leakage current                                 | _    | _    | 50   |       | V <sub>B</sub> = V <sub>S</sub> = 600 V |
| I <sub>QBS</sub>     | Quiescent V <sub>BS</sub> supply current                      | 20   | 60   | 150  | μА    | V                                       |
| locc                 | Quiescent V <sub>CC</sub> supply current                      | 0.4  | 1.0  | 1.6  | mA    | V <sub>IN</sub> = 0 V or 5 V            |

#### UCC27712

#### 8.2.2.4 Selecting Bootstrap Resistor (R<sub>BOOT</sub>)

Resistor  $R_{BOOT}$  is selected to limit the current in  $D_{BOOT}$  and limit the ramp up slew rate of voltage of HB-HS to avoid the phenomenon shown in Figure 45. It is recommended when using the UCC27712 that  $R_{BOOT}$  is between 2  $\Omega$  and 20  $\Omega$ . For this design we selected an  $R_{BOOT}$  current limiting resistor of 2.2  $\Omega$ . The bootstrap diode current ( $I_{DBOOT(pk)}$ ) was limited to roughly 5.0 A.

$$IDBOOT(pk) = \frac{VDD - VDBOOT}{RBOOT} = \frac{12 V - 1V}{2.2 \Omega} = 5.0 A$$
(5)

The power dissipation capability of the bootstrap resistor is important. The bootstrap resistor must be able to withstand the short period of high power dissipation during the initial charging sequence of the boot-strap capacitor. This energy is equivalent to  $1/2 \times CBOOT \times V^2$ . This energy is dissipated during the charging time of the bootstrap capacitor ( $\sim 3 \times R_{BOOT} \times C_{BOOT}$ ). Special attention must be paid to use a bigger size  $R_{BOOT}$  when a bigger value of  $C_{BOOT}$  is chosen.

#### **TI Bootstrap Circuitry**

#### 3.1 Bootstrap Capacitor

From a design perspective, this is the most important component because it provides a low impedance path to source the high peak currents to charge the high-side switch. As a general rule of thumb, this bootstrap capacitor should be sized to have enough energy to drive the gate of the high-side MOSFET without being depleted by more than 10%. This bootstrap cap should be at least 10 times greater than the gate capacitance of the high-side FET. The reason for that is to allow for capacitance shift from DC bias and temperature, and also skipped cycles that occur during load transients. The gate capacitance can be determined using Equation 1:

$$\begin{split} &C_g = \frac{Q_g}{V_{Q_{1g}}} \\ &\text{where } Q_g \text{: gate charge (MOSFET's datasheet)} \\ &V_{Q_{1g}} = V_{DD} - V_{BootDiode} \\ &\text{where } V_{BootDiode} \text{: forward voltage drop across the boot diode} \,. \end{split}$$

Once the gate charge determined, the minimum value for the bootstrap capacitor can be estimated using Equation 2:

$$C_{boot} \ge 10 \times C_g$$
 (2)