# Lecture 2: CMOS Logic



# Acknowledgements

All class materials (lectures, assignments, etc.) based on material prepared by Prof. Visvesh S. Sathe, and reproduced with his permission



Visvesh S. Sathe
Associate Professor
Georgia Institute of Technology
<a href="https://psylab.ece.uw.edu">https://psylab.ece.uw.edu</a>

UW (2013-2022) GaTech (2022-present)

UNIVERSITY of WASHINGTON

### **Course Announcements**

- By now, you should have
  - Make sure you can access the linux labs and have a directory for this class
  - Set up VNC connection
- Reservations for ECE 357:
  - Monday to Thursday: 2:00 pm to 5:00 pm
  - Friday: 11:30 am to 1:30 pm (Kevin's office hours)
  - Saturday and Sunday: 9:00 am to 1:00 pm
  - You're welcome to work there during any other time as well, but there is no priority reservation.

UNIVERSITY of WASHINGTON

### Transistors as switches: CMOS inverter









$$Q\sim$$

UNIVERSITY of WASHINGTON

# Quick aside: NMOS logic











- Implement logic by connecting output to 1 (V<sub>dd</sub>) or 0 (V<sub>ss</sub>)
  - Connect output Z to V<sub>dd</sub> if function evaluates to '1'
  - Relay network connecting V<sub>dd</sub> to Z referred to as the pull-up network (PUN)
  - Connect Z to V<sub>ss</sub> if function evaluates to '0'
  - Relay network connecting V<sub>ss</sub> to Z referred to as the pull-down network (PDN)
  - $\rightarrow$  Z will not be connected to *both*  $V_{dd}$  and  $V_{ss}$ . PUN and PDN *complementary*
- Viewed as graphs, the networks are duals of each other



UNIVERSITY of WASHINGTON



- Implement logic by connecting output to 1 (V<sub>dd</sub>) or 0 (V<sub>ss</sub>)
  - Connect output Z to V<sub>dd</sub> if function evaluates to '1'
  - Relay network connecting V<sub>dd</sub> to Z referred to as the pull-up network (PUN)
  - Connect Z to V<sub>ss</sub> if function evaluates to '0'
  - Relay network connecting V<sub>ss</sub> to Z referred to as the pull-down network (PDN)
  - $\rightarrow$  Z will not be connected to *both*  $V_{dd}$  and  $V_{ss}$ . PUN and PDN *complementary*
- Viewed as graphs, the networks are duals of each other





- Implement logic by connecting output to 1 (V<sub>dd</sub>) or 0 (V<sub>ss</sub>)
  - Connect output Z to V<sub>dd</sub> if function evaluates to '1'
  - Relay network connecting V<sub>dd</sub> to Z referred to as the pull-up network (PUN)
  - Connect Z to V<sub>ss</sub> if function evaluates to '0'
  - Relay network connecting V<sub>ss</sub> to Z referred to as the pull-down network (PDN)
  - $\rightarrow$  Z will not be connected to *both*  $V_{dd}$  and  $V_{ss}$ . PUN and PDN *complementary*
- Viewed as graphs, the networks are duals of each other



UNIVERSITY of WASHINGTON



- Implement logic by connecting output to 1 (V<sub>dd</sub>) or 0 (V<sub>ss</sub>)
  - Connect output Z to V<sub>dd</sub> if function evaluates to '1'
  - Relay network connecting V<sub>dd</sub> to Z referred to as the pull-up network (PUN)
  - Connect Z to V<sub>ss</sub> if function evaluates to '0'
  - Relay network connecting V<sub>ss</sub> to Z referred to as the pull-down network (PDN)
  - $\rightarrow$  Z will not be connected to *both*  $V_{dd}$  and  $V_{ss}$ . PUN and PDN *complementary*
- Viewed as graphs, the networks are duals of each other





- Implement logic by connecting output to 1 (V<sub>dd</sub>) or 0 (V<sub>ss</sub>)
  - Connect output Z to V<sub>dd</sub> if function evaluates to '1'
  - Relay network connecting V<sub>dd</sub> to Z referred to as the pull-up network (PUN)
  - Connect Z to V<sub>ss</sub> if function evaluates to '0'
  - Relay network connecting V<sub>ss</sub> to Z referred to as the pull-down network (PDN)
  - $\rightarrow$  Z will not be connected to *both*  $V_{dd}$  and  $V_{ss}$ . PUN and PDN *complementary*
- Viewed as graphs, the networks are duals of each other





- Implement logic by connecting output to 1 (V<sub>dd</sub>) or 0 (V<sub>ss</sub>)
  - Connect output Z to V<sub>dd</sub> if function evaluates to '1'
  - Relay network connecting V<sub>dd</sub> to Z referred to as the pull-up network (PUN)
  - Connect Z to V<sub>ss</sub> if function evaluates to '0'
  - Relay network connecting V<sub>ss</sub> to Z referred to as the pull-down network (PDN)
  - $\rightarrow$  Z will not be connected to *both*  $V_{dd}$  and  $V_{ss}$ . PUN and PDN *complementary*
- Viewed as graphs, the networks are duals of each other



UNIVERSITY of WASHINGTON





- Using A,B,C,D as inputs, implement using CMOS Logic
  - Z = ~A
  - Z=~(A&B)
- Z=~(A&B + C&D)



- Using A,B,C,D as inputs, implement using CMOS Logic
  - Z = ~A
  - Z=~(A&B)
  - $= Z = ^{(A&B + C&D)}$





- Using A,B,C,D as inputs, implement using CMOS Logic
  - Z = ~A
  - Z=~(A&B) === ~A | ~B
  - = Z= $^{\sim}$ (A&B + C&D)





- Using A,B,C,D as inputs, implement using CMOS Logic
  - Z = ~A
  - Z=~(A&B) === ~A | ~B
  - $\blacksquare$  Z= $^{\sim}$ (A&B + C&D)

UNIVERSITY of WASHINGTON







- Using A,B,C,D as inputs, implement using CMOS Logic
  - Z = ~A
  - Z=~(A&B) === ~A | ~B
  - $\blacksquare$  Z= $^{\sim}$ (A&B + C&D)



### A short note on the Threshold Voltage

- Story thus far:
  - NMOS conducts If  $V_{gate} > (V_{drain} \text{ or } V_{source})$
  - PMOS conducts if V<sub>gate</sub> < (V<sub>drain</sub> or V<sub>source</sub>)
- In Reality: V<sub>th</sub>, the threshold voltage plays a role
  - An "overhead" cost that must be paid to enable device to conduct
  - NMOS conducts If  $V_{gate}$ - $V_{th}$  > ( $V_{drain}$  or  $V_{source}$ )
  - PMOS conducts if V<sub>gate</sub> + V<sub>th</sub> < (V<sub>drain</sub> or V<sub>source</sub>)

UNIVERSITY of WASHINGTON

**CMOS** logic





How about Z=(A&B)

VZ= 09V

- Nmos "passes a 1" poorly, PMOS "passes a 0" poorly (More on this shortly)
  - NMOS gate must exceed source/drain by a threshold to conduct
  - PMOS gate must be lower than source/drain by a threshold to conduct
  - Recall discussion on current flow in relay networks
- How do I get an AND gate then?

$$Z = \overline{A} = A$$

$$-Do-Do-$$

$$Z = \overline{AB}$$

$$A = 1 \text{ of } A = 0$$

$$Z = \overline{AB}$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$

$$A = 1 \text{ of } A = 0$$



- How about Z=(A&B)
  - Nmos "passes a 1" poorly, PMOS "passes a 0" poorly (More on this shortly)
    - NMOS gate must exceed source/drain by a threshold to conduct
    - PMOS gate must be lower than source/drain by a threshold to conduct
    - Recall discussion on current flow in relay networks
  - How do I get an AND gate then?





- How about Z=(A&B)
  - Nmos "passes a 1" poorly, PMOS "passes a 0" poorly (More on this shortly)
    - NMOS gate must exceed source/drain by a threshold to conduct
    - PMOS gate must be lower than source/drain by a threshold to conduct
    - Recall discussion on current flow in relay networks
  - How do I get an AND gate then?  $Z = ^{\sim} (^{\sim}(A\&B)))$



UNIVERSITY of WASHINGTON





- How about Z=(A&B)
  - Nmos "passes a 1" poorly, PMOS "passes a 0" poorly (More on this shortly)
    - NMOS gate must exceed source/drain by a threshold to conduct
    - PMOS gate must be lower than source/drain by a threshold to conduct
    - Recall discussion on current flow in relay networks
  - How do I get an AND gate then?  $Z = ^{\sim} (^{\sim}(A\&B)))$



### Quick Aside: Voltage swing range for Z



- What is the maximum voltage Z can reach (Ignoring leakage)
- What is the minimum voltage Z can reach (Ignoring leakage)

