#### **ELECTRICAL ENGINEERING**

UNIVERSITY of WASHINGTON

# **Lecture 13: Memory Structures**

Based on material prepared by prof. Visvesh S. Sathe



## Acknowledgements

All class materials (lectures, assignments, etc.) based on material prepared by Prof.
Visvesh S. Sathe, and reproduced with his permission



Visvesh S. Sathe
Associate Professor
Georgia Institute of
Technology
https://psylab.ece.gate
ch.edu

UW (2013-2022) GaTech (2022-present)

### Memory Structures



- Dominant source of Tx count, area in many modern CMOS systems
- Increasingly key to system performance
  - On-chip: Register files, Cache memory
  - Off-chip : Main memory storage (DDR), Solid-state drives
- Key properties
  - Density (bits per mm²)
  - Latency (e.g. cycles to access)
  - Bandwidth



### **Memory Structures**



- Dominant source of Tx count, area in many modern CMOS systems
- Increasingly key to system performance
  - On-chip: Register files, Cache memory
  - Off-chip: Main memory storage (DDR), Solid-state drives
- Key properties
  - Density (bits per mm²)
  - Latency (e.g. cycles to access)
  - Bandwidth



### Memory Hierarchy



- Memory systems typically made up of *hierarchy* of different memory structures (cost, latency, bandwidth, capacity)
- Performance impact mitigated by
  - Locality of reference
  - Arithmetic intensity

### We Will Cover...



### Basic Random Access Memory Array Structure



- Random Access → Arbitrary data access order
- 2<sup>n</sup> entry RAM
  - Query SRAM with n-bit address A[n-1:0]
  - Obtain 2<sup>m</sup> bit data
  - 2MB memory with 64-bit data
    - m=6, n=15(32000 rows!)
    - Folding yields improved aspect ratio

### Basic Random Access Memory Array Structure

- 2<sup>n</sup> entry RAM
  - Query SRAM with n-bit address A[n-1:0]
  - Obtain 2<sup>m</sup> bit data
  - 2MB memory with 64-bit data
    - m=6, n=15(32000 rows!)
    - Folding yields improved aspect ratio



Bitline

Conditioning

→ Bitlines

Wordlines



### Basic Random Access Memory Array Structure

- Random Access 

   Arbitrary data access order
- 2<sup>n</sup> entry RAM

Bitline

Conditioning

→ Bitlines

Wordlines

- Query SRAM with n-bit address A[n-1:0]
- Obtain 2<sup>m</sup> bit data
- 2MB memory with 64-bit data
  - m=6, n=15(32000 rows!)
  - Folding yields improved aspect ratio



Additional notation

- Bitcell
- Ports

Source:W&H

Address

Data (2m bits)

Row Decode



- Area matters!! (Bitcell replicated >10<sup>6</sup> times)
- Wordline turns-on access transistors (only NMOS to save area)
- Back-to-back inverter structures enable static data storage
- Bitline is highly capacitive (wire-load, bit-cell loading)
  - Driving bitline to 1 is difficult, area consuming
  - Pre-charge the bitline to V<sub>dd</sub>, bitline only responsible for pulldown
  - Read circuits in large memory structures don't wait for bitline to reach rails\*
  - Need for dual-rail bitlines (Differential vs. single-ended sensing)

## Operation (Read)





#### Successful Read

- Precharge bit-lines to V<sub>dd</sub>
- Activate word-line (turn on access transistors)
- Voltage divider with  $A_1$ ,  $D_1$  as Q pulls bit low\*, experiences voltage rise
- Q<sub>b</sub>, bit\_b polarities match (bit\_b weakly helps stabilize Q<sub>b</sub>)
- Q pulled down to gnd through D<sub>1</sub>

## Operation (Read)





#### Successful Read

- Precharge bit-lines to V<sub>dd</sub>
- Activate word-line (turn on access transistors)
- Voltage divider with  $A_1$ ,  $D_1$  as Q pulls bit low\*, experiences voltage rise
- Q<sub>b</sub>, bit\_b polarities match (bit\_b weakly helps stabilize Q<sub>b</sub>)
- Q pulled down to gnd through D<sub>1</sub>

## Operation (Read)





#### Successful Read

- Precharge bit-lines to V<sub>dd</sub>
- Activate word-line (turn on access transistors)
- Voltage divider with  $A_1$ ,  $D_1$  as Q pulls bit low\*, experiences voltage rise
- Q<sub>b</sub>, bit\_b polarities match (bit\_b weakly helps stabilize Q<sub>b</sub>)
- Q pulled down to gnd through D<sub>1</sub>

## **Array Read Timing**

- 2-stage process
  - 1<sup>st</sup> stage: precharge bitlines
  - 2<sup>nd</sup> stage: access bitcell
- bit\_v1f does not have to go to 0
  - Differential read performed by sense-amplifiers





- Activate word-line (turn on access transistors)
- If stored data disagrees with write-data, fight ensues
  - Voltage divider arrangement between A<sub>2</sub>, U<sub>2</sub>\* and A<sub>1</sub>,D<sub>1</sub>\*
  - $Q_b$  pulled toward gnd.  $\rightarrow$   $U_1$  and  $A_1$  combine to overcome  $D_1$  Q transitions upward
  - Positive feedback: Q Transition  $\rightarrow$  D<sub>2</sub> assists in pulldown, U<sub>1</sub> asserts pull-up

15



#### Successful Write

- bit, bit\_b driven as per write-data
- Activate word-line (turn on access transistors)
- If stored data disagrees with write-data, fight ensues
  - Voltage divider arrangement between A<sub>2</sub>, U<sub>2</sub>\* and A<sub>1</sub>,D<sub>1</sub>\*
  - $Q_b$  pulled toward gnd.  $\rightarrow$   $U_1$  and  $A_1$  combine to overcome  $D_1$  Q transitions upward
  - Positive feedback: Q Transition  $\rightarrow$  D<sub>2</sub> assists in pulldown, U<sub>1</sub> asserts pull-up



#### Successful Write

- bit, bit\_b driven as per write-data
- Activate word-line (turn on access transistors)
- If stored data disagrees with write-data, fight ensues
  - Voltage divider arrangement between A<sub>2</sub>, U<sub>2</sub>\* and A<sub>1</sub>,D<sub>1</sub>\*
  - $Q_b$  pulled toward gnd.  $\rightarrow$   $U_1$  and  $A_1$  combine to overcome  $D_1$  Q transitions upward
  - Positive feedback: Q Transition  $\rightarrow$  D<sub>2</sub> assists in pulldown, U<sub>1</sub> asserts pull-up



#### Successful Write

- bit, bit\_b driven as per write-data
- Activate word-line (turn on access transistors)
- If stored data disagrees with write-data, fight ensues
  - Voltage divider arrangement between A<sub>2</sub>, U<sub>2</sub>\* and A<sub>1</sub>,D<sub>1</sub>\*
  - $Q_b$  pulled toward gnd.  $\rightarrow$   $U_1$  and  $A_1$  combine to overcome  $D_1$  Q transitions upward
  - Positive feedback: Q Transition  $\rightarrow$  D<sub>2</sub> assists in pulldown, U<sub>1</sub> asserts pull-up

### Stability



- Fight during read and write operation in a latch can result in destructive reads and incomplete write
  - Bitcell tradeoff between size and robustness (V<sub>min</sub>)
  - Bitcell relative sizing in descending order?:
- Static Noise Margins are popular for stability analysis (Exercise)
  - $V_{th}$  variations are significant source of instability ( $\rightarrow$ Static margin analysis)
  - DC representation and analysis of a transient phenomenon
  - Millions of cells, PVT variation over a broad area
  - Heavily statistical in nature



### Stability





- Fight during read and write operation in a latch can result in destructive reads and incomplete write
  - Bitcell tradeoff between size and robustness (V<sub>min</sub>)
  - Bitcell relative sizing in descending order?:
- Static Noise Margins are popular for stability analysis (Exercise)
  - $V_{th}$  variations are significant source of instability ( $\rightarrow$ Static margin analysis)
  - DC representation and analysis of a transient phenomenon
  - Millions of cells, PVT variation over a broad area
  - Heavily statistical in nature

### Decoder Design



- Selecting which row to access involves decoding the address
- Decoder design provides necessary functionality
- Exercise: Bubble-propagate to implement the decode efficiently
- Total Latency depends on decode, bitcell access, bitline read, column mux
- WL<n-1:0> lines run along memory rows. **Need to match height!! (pitch-matching)**

Decoder Design





- Selecting which row to access involves decoding the address
- Decoder design provides necessary functionality
- Exercise: Bubble-propagate to implement the decode efficiently
- Total Latency depends on decode, bitcell access, bitline read, column mux
- WL<n-1:0> lines run along memory rows. **Need to match height!! (pitch-matching)**

22

### **Tolerating Faults**

- Large number of memory cells
- Very difficult to guarantee that every single cell will work
- Structure and functionality allow for error-correction
- Error Detection and Correction
  - Maintain required hamming distance between valid symbols
  - If d is the minimum hamming distance between symbols
    - Possible to detect up to d-1 errors
    - Possible to correct for floor[(d-1)/2]
- Basic Block Code Example (7,4 Hamming Code):
  - 5-bits of data stored as 4b1011
  - Store a byte of data:  $7b101x_31x_1x_0$ 
    - $X_3 = X_6 XOR X_5 XOR X_4 = 1 XOR 0 XOR 1 = 0$
    - $X_1 = X_6 XOR X_5 XOR X_2 = 1 XOR 0 XOR 1 = 0$
    - X<sub>0</sub> = X<sub>6</sub> XOR X<sub>4</sub> XOR X<sub>2</sub> = 1 XOR 1 XOR 1 = 1
    - Store: 7b1010101

### **DRAM**



- Dynamic RAM
  - Memory content stored as the charge on a capacitor (Refresh needed)
  - Very high density (order of magnitude higher than SRAM)
    - Special processing needed (Trench Capacitors). Typically incompatible with CMOS
  - Read Operation
    - Precharge bit-line to V<sub>DD</sub>/2
    - Turn on access transistor
    - Detect small-signal transition on bitline, amplify and regenerate bitline to writeback data
  - Write Operation: Drive bitline, enable access transistor, charge/discharge node

### **DRAM Array**

- Many bitcells hanging off single bitline
  - Bitline capacitance >> bitcell capacitance
- Sense amplifier detects if bitline moves ↑ or ↓below V<sub>dd</sub>/2
  - Use "control" bitline for differential sensing
  - Enables breaking up the bitline (mitigate bitline capacitance)



### Mask ROMs



**NOR-ROM** 

- Most compact on-chip memory storage
  - Microcode in processors
  - Signal processing (FIR Filters, FFT coefficients)
- 2-variants
  - Pseudo-nMOS logic based NOR gates
  - Pseudo-nMOS NAND ROM

### **NOR ROMs**





- Pseudo-nMOS NOR implementation (Avoid long, slow pullup)
  - Parallel NMOS connections
  - No full-rail swing
- For a given wordline, connect tx to bitline if corresponding bit is 1
  - Selection of wordline (active-high) pulls down bit-line, transitions output to 1

### **NAND ROMs**



- Pseudo-nMOS NAND implementation
  - Series nMOS devices (Slower than NOR)
  - No full-rail swing
- Decode lines are active-low: All but selected WLs are 1
  - If transistor is present, WL=0 → BL remains high, output is low
  - If transistor not present, metal connection, WL=0 → BL pulldown, output 1
  - Insert transistor where you want to program a 0

### **NAND ROMs**





- Pseudo-nMOS NAND implementation
  - Series nMOS devices (Slower than NOR)
  - No full-rail swing

So..what's the benefit?

- Decode lines are active-low: All but selected WLs are 1
  - If transistor is present, WL=0 → BL remains high, output is low
  - If transistor not present, metal connection, WL=0 → BL pulldown, output 1
  - Insert transistor where you want to program a 0



### **Layout Considerations**





**ROM Array** 

**Array Decoder** 

- ROM offers ~1 bit per transistor area, very compact
- Each bitcell is essentially 1 transistor high
  - Wordlines are spaced very close together
  - Decoder design needs some consideration (need to pitch match!)

### **Content Addressable Memory**



#### Extended SRAM

- Capable of random read/write access into the array
- "Content Addressable" capability. Match data query with content in memory and return row index (indices) that match to it
- Extensive usage in
  - Accelerators (Hashing)
  - Processors (Associative Cache Memory, TLB)
  - Routers

### **CAM Operation**



- Matching operation
  - Pre-charge matchline to V<sub>dd</sub>
  - Broadcast query on bitlines across the array
  - If a cell entry mismatches with a query, discharge matchline
  - Most (even all) matchlines discharge for each query (dissipative)
  - Matching lines are either priority encoded or combined for a single match/miss result
  - Segmented matching, NAND CAMs trade off speed for efficiency

# Questions/Assignments



## Reading

- Required W&H
  - SRAM 12.2.1-12.2.1.4
  - DRAM 12.3-12.3.1
  - ROM 12.4-12.4.2, 12.4.3
- Optional
  - SRAM 12.2.1.4 12.2.3, 12.2.5