#### Features

- Organization: 65,536 words × 8 bits
- High speed
  - 12/15/20/25/35 ns address access time
- 3/4/5/6/8 ns output enable access time
- Low power consumption
  - Active: 688 mW max (12 ns cycle)
  - Standby: 27.5 mW max, CMOS I/O
    - 4.25 mW max, CMOS I/O, L version
- Very low DC component in active power
- 2.0V data retention (L version)
- Equal access and cycle times

- Easy memory expansion with  $\overline{\text{CE1}}$ , CE2,  $\overline{\text{OE}}$  inputs
- TTL-compatible, three-state I/O
  - 32-pin JEDEC standard packages
  - 300 mil PDIP and SOJ Socket compatible with 7C256 and 7C1024
  - 525 mil SOIC
- ESD protection > 2000 volts
- Latch-up current > 200 mA

## Logic block diagram



#### Pin arrangement



### Selection guide

|                                   |   | 7C512-12 | 7C512-15 | 7C512-20 | 7C512-25 | 7C512-35 | Unit |
|-----------------------------------|---|----------|----------|----------|----------|----------|------|
| Maximum address access time       |   | 12       | 15       | 20       | 25       | 35       | ns   |
| Maximum output enable access time |   | 3        | 4        | 5        | 6        | 8        | ns   |
| Maximum operating current         |   | 125      | 115      | 105      | 95       | 80       | mA   |
| Maximum CMOS standby current -    |   | 5.0      | 5.0      | 5.0      | 5.0      | 5.0      | mA   |
| Maximum Civios standby current    | L | 0.75     | 0.75     | 0.75     | 0.75     | 0.75     | mA   |



### Functional description

The AS7C512 is a high performance CMOS 524,288-bit Static Random Access Memory (SRAM) organized as 65,536 words  $\times$  8 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are desired.

Equal address access and cycle times ( $t_{AA}$ ,  $t_{RC}$ ,  $t_{WC}$ ) of 12/15/20/25/35 ns with output enable access times ( $t_{OE}$ ) of 3/4/5/6/8 ns are ideal for high performance applications. Active high and low chip enables ( $\overline{CE1}$ , CE2) permit easy memory expansion with multiple-bank memory systems.

When  $\overline{\text{CE1}}$  is HIGH or CE2 is LOW the device enters standby mode. The standard AS7C512 is guaranteed not to exceed 27.5 mW power consumption in standby mode; the L version is guaranteed not to exceed 4.25 mW, and typically requires only 800  $\mu$ W. The L version also offers 2.0V data retention, with maximum power of 400  $\mu$ W.

A write cycle is accomplished by asserting write enable  $(\overline{WE})$  and both chip enables  $(\overline{CE1}, CE2)$ . Data on the input pins I/O0-I/O7 is written on the rising edge of  $\overline{WE}$  (write cycle 1) or the active-to-inactive edge of  $\overline{CE1}$  or  $\overline{CE2}$  (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable  $(\overline{OE})$  or write enable  $(\overline{WE})$ .

A read cycle is accomplished by asserting output enable  $(\overline{OE})$  and both chip enables  $(\overline{CE1}, CE2)$ , with write enable  $(\overline{WE})$  HIGH. The chip drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or write enable is active, output drivers stay in high-impedance mode.

All chip inputs and outputs are TTL-compatible, and operation is from a single 5V supply. The AS7C512 is packaged in all high volume industry standard packages.

### Absolute maximum ratings

| Parameter                          | Symbol            | Min  | Max  | Unit |
|------------------------------------|-------------------|------|------|------|
| Voltage on any pin relative to GND | V <sub>t</sub>    | -0.5 | +7.0 | V    |
| Power dissipation                  | $P_{\mathrm{D}}$  | _    | 1.0  | W    |
| Storage temperature (plastic)      | $T_{stg}$         | -55  | +150 | °C   |
| Temperature under bias             | T <sub>bias</sub> | -10  | +85  | °С   |
| DC output current                  | I <sub>out</sub>  | _    | 20   | mA   |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### Truth table

| CE 1 | CE2 | $\overline{W	ext{E}}$ | ŌĒ | Data             | Mode                             |
|------|-----|-----------------------|----|------------------|----------------------------------|
| Н    | X   | X                     | X  | High-Z           | Standby ( $I_{SB}$ , $I_{SB1}$ ) |
| X    | L   | X                     | X  | High-Z           | Standby ( $I_{SB}$ , $I_{SB1}$ ) |
| L    | Н   | Н                     | Н  | High-Z           | Output Disable                   |
| L    | Н   | Н                     | L  | D <sub>out</sub> | Read                             |
| L    | Н   | L                     | X  | D <sub>in</sub>  | Write                            |

Key: X = Don't Care, L = LOW, H = HIGH

### Recommended operating conditions

 $(T_a = 0$ °C to +70°C)

| Parameter      | Symbol            | Min  | Тур | Max                | Unit |
|----------------|-------------------|------|-----|--------------------|------|
| Cumply voltage | V <sub>CC</sub>   | 4.5  | 5.0 | 5.5                | V    |
| Supply voltage | GND               | 0.0  | 0.0 | 0.0                | V    |
| Input voltage  | $V_{IH}$          | 2.2  | _   | V <sub>CC</sub> +1 | V    |
| Input voltage  | $V_{\mathrm{IL}}$ | -0.5 | _   | 0.8                | V    |

 $V_{IL} \, min = -3.0 V$  for pulse width less than  $t_{RC}/2$ 



# $DC\ operating\ characteristics^1$

 $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ}C \text{ to } +70^{\circ}C)$ 

|                          |            |                                                                                                                                                                                  |   | - ] | 12   | - 3 | 15   | -2  | 20   | -2  | 25   | -3  | 35   |      |
|--------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|------|-----|------|-----|------|-----|------|-----|------|------|
| Parameter                | Symbol     | Test Conditions                                                                                                                                                                  |   | Min | Max  | Unit |
| Input leakage<br>current | $ I_{LI} $ | $V_{CC} = Max$ ,<br>$V_{in} = GND \text{ to } V_{CC}$                                                                                                                            |   | _   | 1    | _   | 1    | _   | 1    | -   | 1    | _   | 1    | μА   |
| Output leakage current   | $ I_{LO} $ | $\overline{\text{CE1}} = \text{V}_{\text{IH}} \text{ or CE2} = \text{V}_{\text{IL}},$ $\text{V}_{\text{CC}} = \text{Max},$ $\text{V}_{\text{out}} = \text{GND to V}_{\text{CC}}$ |   | _   | 1    | _   | 1    | _   | 1    | _   | 1    | _   | 1    | μА   |
| Operating                |            | $\overline{\text{CE1}} = \text{V}_{\text{II}}, \text{CE2} = \text{V}_{\text{IH}},$                                                                                               |   | _   | 125  | _   | 115  | -   | 105  | -   | 95   | _   | 80   | mA   |
| power supply<br>current  | inniv I aa |                                                                                                                                                                                  | L | _   | 120  | _   | 110  | -   | 100  | _   | 90   | _   | 75   | mA   |
|                          | т          | $\overline{\text{CE1}} = \text{V}_{\text{IH}} \text{ or CE2} = \text{V}_{\text{IL}},$                                                                                            |   | _   | 45   | _   | 35   | _   | 35   | _   | 30   | _   | 25   | mA   |
| Standby                  | $I_{SB}$   | $f = f_{\text{max}}$                                                                                                                                                             | L | _   | 40   | _   | 30   | _   | 30   | _   | 25   | _   | 20   | mA   |
| power supply             |            |                                                                                                                                                                                  |   | _   | 5.0  | _   | 5.0  | _   | 5.0  | _   | 5.0  | _   | 5.0  | mA   |
| current                  | $I_{SB1}$  | $V_{in} \le 0.2 V \text{ or } V_{in} \ge V_{CC} - 0.2 V,$<br>f = 0                                                                                                               | L | _   | 0.75 | _   | 0.75 | ı   | 0.75 | ı   | 0.75 | _   | 0.75 | mA   |
| Output voltage           | $V_{OL}$   | $I_{OL} = 8 \text{ mA}, V_{CC} = \text{Min}$                                                                                                                                     |   | _   | 0.4  | _   | 0.4  | -   | 0.4  |     | 0.4  | _   | 0.4  | V    |
|                          | $V_{OH}$   | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}$                                                                                                                                    |   | 2.4 | _    | 2.4 | _    | 2.4 | _    | 2.4 | _    | 2.4 | _    | V    |

# Capacitance<sup>2</sup>

(f = 1 MHz,  $T_a$  = Room Temperature,  $V_{CC}$  = 5V)

| Parameter         | Symbol        | Signals                                                                           | Test Conditions                 | Max | Unit |
|-------------------|---------------|-----------------------------------------------------------------------------------|---------------------------------|-----|------|
| Input capacitance | $C_{IN}$      | A, $\overline{\text{CE1}}$ , CE2, $\overline{\text{WE}}$ , $\overline{\text{OE}}$ | $V_{in} = 0V$                   | 5   | pF   |
| I/O capacitance   | $C_{\rm I/O}$ | I/O                                                                               | $V_{\rm in} = V_{\rm out} = 0V$ | 7   | pF   |

# Read cycle

 $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ}C \text{ to } +70^{\circ}C)$ 

| Parameter                                           | Symbol            | - 3 | -12 |     | -15 |     | -20 |     | -25 |     | -35 |      | Notes    |
|-----------------------------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|----------|
| Faranneter                                          | Syllibol          | Min | Max | Unit | notes    |
| Read cycle time                                     | $t_{RC}$          | 12  | _   | 15  | _   | 20  | _   | 25  | _   | 35  | _   | ns   |          |
| Address access time                                 | $t_{AA}$          | _   | 12  | _   | 15  | -   | 20  | l   | 25  | _   | 35  | ns   | 3        |
| Chip enable (CE1) access time                       | t <sub>ACE1</sub> | _   | 12  | _   | 15  | _   | 20  | 1   | 25  | _   | 35  | ns   | 3, 12    |
| Chip enable (CE2) access time                       | t <sub>ACE2</sub> | -   | 12  | _   | 15  | -   | 20  | ı   | 25  | _   | 35  | ns   | 3, 12    |
| Output enable $(\overline{OE})$ access time         | $t_{OE}$          | _   | 3   | _   | 4   | _   | 5   |     | 6   | _   | 8   | ns   |          |
| Output hold from address change                     | t <sub>OH</sub>   | 3   | _   | 3   | _   | 3   | _   | 3   | _   | 3   | _   | ns   | 5        |
| Chip enable $(\overline{CE1})$ to output in Low Z   | $t_{CLZ1}$        | 3   | _   | 3   | _   | 3   | _   | 3   | _   | 3   | _   | ns   | 4, 5, 12 |
| Chip enable (CE2) to output in Low Z                | t <sub>CLZ2</sub> | 3   | _   | 3   | _   | 3   | _   | 3   | _   | 3   | _   | ns   | 4, 5, 12 |
| Chip disable $(\overline{CE1})$ to output in High Z | t <sub>CHZ1</sub> | _   | 3   | _   | 4   | -   | 5   | l   | 6   | _   | 8   | ns   | 4, 5, 12 |
| Chip disable (CE2) to output in High Z              | t <sub>CHZ2</sub> | _   | 3   | _   | 4   | _   | 5   | _   | 6   | _   | 8   | ns   | 4, 5, 12 |
| Output enable to output in Low Z                    | t <sub>OLZ</sub>  | 0   | _   | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 4, 5     |
| Output disable to output in High Z                  | $t_{OHZ}$         | _   | 3   | _   | 4   | -   | 5   | ı   | 6   | _   | 8   | ns   | 4, 5     |
| Chip enable to power up time                        | t <sub>PU</sub>   | 0   | -   | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 4, 5, 12 |
| Chip disable to power down time                     | t <sub>PD</sub>   | _   | 12  | _   | 15  | _   | 20  | _   | 25  | _   | 35  | ns   | 4, 5, 12 |



# Key to switching waveforms



Falling input

Undefined output/don't care

# Read waveform 1<sup>3,6,7,9,12</sup>

Address controlled



# Read waveform 2<sup>3,6,8,9,12</sup>

CE1 and CE2 controlled



# Write cycle<sup>11,12</sup>

 $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ}C \text{ to } +70^{\circ}C)$ 

|                                             |                   | <b>-</b> j | 12  | - 1 | 15  | -2  | 20  | -2  | 2.5 | -3  | 35  |      |       |
|---------------------------------------------|-------------------|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                                   | Symbol            | Min        | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Write cycle time                            | t <sub>WC</sub>   | 12         | _   | 15  | _   | 20  | _   | 20  | _   | 30  | _   | ns   |       |
| Chip enable $(\overline{CE1})$ to write end | $t_{CW1}$         | 10         | _   | 10  | _   | 12  | -   | 15  | _   | 20  | _   | ns   | 12    |
| Chip enable (CE2) to write end              | $t_{CW2}$         | 10         | _   | 10  | _   | 12  | _   | 15  | _   | 20  | _   | ns   | 12    |
| Address setup to write end                  | $t_{AW}$          | 10         | _   | 10  | _   | 12  | _   | 15  | _   | 20  | _   | ns   |       |
| Address setup time                          | $t_{AS}$          | 0          | _   | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 12    |
| Write pulse width                           | $t_{WP}$          | 8          | _   | 9   | _   | 12  | _   | 15  | _   | 17  | _   | ns   |       |
| Address hold from end of write              | t <sub>AH</sub>   | 0          | _   | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| Data valid to write end                     | $t_{\mathrm{DW}}$ | 8          | _   | 9   | _   | 12  | _   | 15  | _   | 15  | _   | ns   |       |
| Data hold time                              | $t_{DH}$          | 0          | _   | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 4, 5  |
| Write enable to output in High Z            | $t_{WZ}$          | _          | 5   | _   | 5   | _   | 5   | _   | 5   | _   | 5   | ns   | 4, 5  |
| Output active from write end                | $t_{OW}$          | 3          | _   | 3   | _   | 3   | _   | 3   | _   | 3   | _   | ns   | 4, 5  |



# Write waveform $1^{10,11,12}$

# WE controlled



# Write waveform $2^{10,11,12}$

# CE1 and CE2 controlled





### Typical DC and AC characteristics





| Data retention characteristics       |                   |                                                             |          |     | L version only |
|--------------------------------------|-------------------|-------------------------------------------------------------|----------|-----|----------------|
| Parameter                            | Symbol            | Test Conditions                                             | Min      | Max | Unit           |
| V <sub>CC</sub> for data retention   | $V_{\mathrm{DR}}$ | $V_{CC} = 2.0V$                                             | 2.0      | _   | V              |
| Data retention current               | $I_{CCDR}$        | $\overline{\text{CE1}} \ge \text{V}_{CC} - 0.2 \text{V or}$ | _        | 200 | μΑ             |
| Chip deselect to data retention time | $t_{CDR}$         | CE2 ≤ 0.2V                                                  | 0        | _   | ns             |
| Operation recovery time              | $t_{R}$           | $V_{\rm in} \ge V_{\rm CC} - 0.2 \text{V or}$               | $t_{RC}$ | -   | ns             |
| Input leakage current                | I <sub>LI</sub>   | $V_{in} \leq 0.2V$                                          | _        | 1   | μΑ             |

Data retention waveform

L version only



### AC test conditions

- Output load: see Figure B, except for t<sub>CLZ</sub> and t<sub>CHZ</sub> see Figure C.
- Input pulse level: GND to 3.0V. See Figure A.
- Input rise and fall times: 5 ns. See Figure A.

- Input and output timing reference levels: 1.5V.



Figure A: Input waveform



Figure B: Output load

Thevenin equivalent:

$$D_{out}$$
  $+1.728V$ 



Figure C: Output load for t<sub>CLZ</sub>, t<sub>CHZ</sub>

#### **Notes**

- 1. During  $V_{CC}$  power-up, a pull-up resistor to  $V_{CC}$  on  $\overline{CE1}$  is required to meet  $I_{SB}$  specification.
- 2. This parameter is sampled and not 100% tested.
- 3. For test conditions, see AC Test Conditions, Figures A, B, C.
- 4. t<sub>CLZ</sub> and t<sub>CHZ</sub> are specified with CL = 5pF as in Figure C. Transition is measured ±500mV from steady-state voltage.
- 5. This parameter is guaranteed but not tested.
- 6. WE is HIGH for read cycle.
- 7.  $\overline{\text{CE1}}$  and  $\overline{\text{OE}}$  are LOW and CE2 is HIGH for read cycle.
- 8. Address valid prior to or coincident with  $\overline{\text{CE1}}$  transition LOW and CE2 transition HIGH.
- 9. All read cycle timings are referenced from the last valid address to the first transitioning address.
- 10. CE1 or WE must be HIGH or CE2 LOW during address transitions.
- 11. All write cycle timings are referenced from the last valid address to the first transitioning address.
- 12. CE1 and CE2 have identical timing.



### Ordering codes

| Package \ Access Time | 12 ns         | 15 ns         | 20 ns         | 25 ns         | 35 ns         |
|-----------------------|---------------|---------------|---------------|---------------|---------------|
| Plastic DIP, 300 mil  | AS7C512-12PC  | AS7C512-15PC  | AS7C512-20PC  | AS7C512-25PC  | AS7C512-35PC  |
|                       | AS7C512L-12PC | AS7C512L-15PC | AS7C512L-20PC | AS7C512L-25PC | AS7C512L-35PC |
| Plastic SOJ, 300 mil  | AS7C512-12JC  | AS7C512-15JC  | AS7C512-20JC  | AS7C512-25JC  | AS7C512-35JC  |
|                       | AS7C512L-12JC | AS7C512L-15JC | AS7C512L-20JC | AS7C512L-25JC | AS7C512L-35JC |
| Plastic SOIC, 525 mil | AS7C512-12SC  | AS7C512-15SC  | AS7C512-20SC  | AS7C512-25SC  | AS7C512-35SC  |
|                       | AS7C512L-12SC | AS7C512L-15SC | AS7C512L-20SC | AS7C512L-25SC | AS7C512L-35SC |

### Part numbering system

| AS7C        | 512           | X                                       | –XX         | X                         | С                                             |
|-------------|---------------|-----------------------------------------|-------------|---------------------------|-----------------------------------------------|
| SRAM prefix | Device number | Blank = Standard power<br>L = Low power | Access time | Package: P = PDIP 300 mil | Commercial temperature range,<br>0°C to 70 °C |

## tatives, distributors, and sales offices

| Representatives                                         |
|---------------------------------------------------------|
| DOMESTIC REPS                                           |
| ALABAMA<br>Concord Component<br>(205) 772-8883          |
| ARKANSAS<br>Southern States Marketing<br>(214) 238-7500 |
| CALIFORNIA                                              |
| North<br>Brooks Technical<br>(415) 960-3880             |
| LA Area<br>Competitive Tech.<br>(714) 450-0170          |
| San Diego<br>ATS<br>(619) 634-1488                      |
| COLORADO<br>Technology Sales<br>(303) 692-8835          |
| CONNECTICUT<br>Kitchen & Kutchin<br>(203) 239-0212      |
| DELAWARE<br>Electro Tech<br>(610) 272-2125              |
| FLORIDA  Micro-Electronic Comp.                         |
| Deerfield Beach<br>(954) 426-8944                       |
| Orlando<br>(407) 682-9602                               |
| Tampa                                                   |

(813) 393-5011

(314) 291-4230

**INDIANA** CC Electro Sales (317) 921-5000

KANSAS CenTech (816) 358-8100 KENTUCKY CC Electro Sales (317) 921-5000 **LOUISIANA** 

Southern States Marketing North (214) 238-7500 South

(713) 895-8533 MAINE Kitchen & Kutchin (617) 229-2660

MARYLAND Chesapeake Tech. (301) 236-0530

MASSACHUSETTS Kitchen & Kutchin (617) 229-2660

MICHIGAN Enco Group (810) 338-8600 MINNESOTA

D. A. Case Associates (612) 831-6777 MISSOURI

CenTech (314) 291-4230

**GEORGIA** Concord Component (770) 416-9597 (816) 358-8100

MISSISSIPPI HAWAII Concord Component (205) 772-8883 Brooks Technical (415) 960-3880 IDAHO MONTANA

ES/Chase FS/Chase (503) 684-8500 (503) 684-8500 ILLINOIS NEBRASKA North CenTech (816) 358-8100 (312) 794-9100 NEVADA South

Brooks Technical (415) 960-3880 NEW HAMPSHIRE Kitchen & Kutchin (617) 229-2660

NEW JERSEY ERA Associates

(800) 645-5500 South Electro Tech (610) 272-2125

NEW YORK ERA Associates (516) 543-0510 Upstate

Tri-Tech (716) 385-6500 Binghamton (607) 722-3580

NORTH CAROLINA Concord Component (919) 846-3441

NORTH DAKOTA D. A. Case Associates (612) 831-6777

OHIO Midwest Marketing Assoc. Lyndhurst (216) 381-8575

**Dayton** (513) 433-2511

OKLAHOMA Southern States Marketing (214) 238-7500

OREGON ES/Chase (503) 684-8500 PENNSYLVANIA

Electro Tech (610) 272-2125 West

Midwest Marketing (216) 381-8575 RHODE ISLAND

Kitchen & Kutchin (617) 229-2660 SOUTH CAROLINA Concord Component (919) 846-3441

SOUTH DAKOTA D. A. Case Associates (612) 831-6777 TENNESSEE

Concord Component (205) 772-8883

TEXAS Southern States Marketing

(512) 835-5822 Dallas (214) 238-7500

Houston (713) 895-8533

UTAH Charles Fields & Assoc (801) 299-8228

VERMONT Kitchen & Kutchin (617) 229-2660

VIRGINIA Chesapeake Tech. (301) 236-0530

WASHINGTON ES/Chase (206) 823-9535

WEST VIRGINIA Chesapeake Tech. (301) 236-0530

WISCONSIN D. A. Case Associates (612) 831-6777

WYOMING Technology Sales (303)692-8835

INTERNATIONAL REPS AUSTRALIA

Dingley R&D Electronics +61-3-9558-0444

Bayswater ACD +61-3-9762-7644

CANADA J-Squared Technologies

(613) 592-9540 Toronto (905) 672-2030

Montreal (514) 747-1211 Vancouver (604) 473-4666 Calgary (403) 291-6755 EUROPE Britcomp Sales

Surrey, England +44-1932 346256

Munich, Germany +49-894488496

Athismons, France +33-1-69387678

interACTIVE Great Britain, Ireland +44-1773-740263

Ramtec Int'l B V Holland, Spain, Italy, Belgium, Hungary,

Russia +31-2526-21222 HONG KONG

Eastele Technology +852-2798-8860

Priya Electronics, Inc. San Jose, CA USA (408) 954-1866

Satcom Sales & Srvcs. +91-40-761-4675

ISRAEL Eldis Technology +972-9-562-666

JAPAN

Bussan Micro Electronics

+81-3-5421-1730 Rohm Co. Ltd. +81-75-311-2121

KOREA FM Korea +822-596-3880 fm@ktnet.co.kr

Woo Young Tech +822-369-7099

Exer Technologies +60-4-657-9592

PUERTO RICO Micro-Electronic Comp. (787) 746-9897

SINGAPORE Exer Technologies +65-749-1349 TAIWAN

Asian Specific Tech. +886-2-521-2363

Golden Way Electronics +886-2-698-1868 x505

Puteam International +886-2-729-0373

DISTRIBUTORS

All American HQ: (305) 621-8282

Axis: Components, Inc. HQ: (800) 556-0225

Future Electronics HQ: (514) 594-7710

Interface Electronics HQ: (800) 632-7792

Please contact your rep to locate a distributor near you

SALES OFFICES

HEADQUARTERS Alliance Semiconductor San Jose, CA (408) 383-4900

NORTHEAST AREA Alliance Semiconductor Boston, MA (617) 239-8127

TECHNICAL CENTER

TAIWAN

Alliance Semiconductor Tel:+886-2-516-7995 Fax:+886-2-517-4928 alliance@netra.wow.net.tw

Alliance Semiconductor reserves the right to make changes in this data sheet at any time to improve design and supply the best product possible. Publication of advance information does not constitute a committeent to produce or supply the product described. The company cannot assume responsibility for circuits shown or represent that they are free from patent infringement. Alliance products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of Alliance. ProMotion® and the Alliance logo are registered trademarks of Alliance Semiconductor Corporation. All other trademarks are property of their respective holders.