# Computer Architecture Lab4

Lab Assignment 4

Jianyu Huang (UT EID:jh57266)

jianyu@cs.utexas.edu

#### General Idea

#### **Interruption:**

The interruption should be handled when convenient. I choose to handle the interruption in the beginning of the next cycle, so I add a new bit [I] to record the interruption, and once the interruption is detected, the [I] bit will be set. After State 18 of the next cycle, if the microsequenceer finds that [I] is set, the next State will be changed to State 49, which is the entry of the interruption handler.

#### **Exception:**

The exception should be handled immediately. I add a micro-op "E<-Check[MAR]" or "E<-Check[IR[15:12]]" in some states which access memory or check opcode and some additional states to check [E] bit, so that the program will go to exception handler once the exception is detected.

I add a new "dummy" state to check [E] bit instead of integrating it into microsequencer so that we can get the next state address in the cycle, because I don't want to modify the microsequencer too much so that the critical path will be extended.

## **State Diagram Modifications**

Inturrption/Exception Handler State Diagram and RTI State Diagram are on Page 3.

The changes of the original state diagrams are shown on Page 4.

## **Data Path Modifications and New Control Signals**

The changes of the original data path and new control signals are shown on Page 5.

## **Microsequncer Modifications**

The changes of the original microsequencer are shown on Page 6. I try to make the changes to microsequencer as little as possible and avoid adding new mux on top of the original microsequencer so that the critical path will not be added.

When the [E] bit is set to 1, which means there is an exception detected in the previous state, the next state address will be set to State 49 by the microsequencer, which is the entry of exception handler. When COND2 is set to 1, if [I] is one, which means there is an interruption in the previous instruction, the program will go to State 49, too. I only add another control signal to the same mux and some combinatorial logic to J[4], so the critical path isn't affected too much.

#### **Technical Details**

1. When to reset [E]

Reset\_E should be in the same state of [E],

If Reseting E is put on State 49, then there is an issue here: because we first evaluate microsequencer to get the address of the next state before E is reset to 0, we will go to State 49 twice.

2. When to reset [I]

[I] should be reset in the end of interruption handler.

State 43 we need to check whether it is INTV/EXCV. If we have both INTV/EXCV not equal to 0, the only way we can check is through checking [I], so we cannot reset [I] before this state. However, if we can reset EXCV/INTV each time we get out State 43, we may not need to do this way. We only need to check whether EXCV/INTV is 0 or not.

## Interruption/Exception Handler



### RTI









#49 6 [E] IRD

Address of Next State