# Masking Floating-Point Number Multiplication and Addition of Falcon

Keng-Yu Chen, Jiun-Peng Chen

Conference on Cryptographic Hardware and Embedded Systems

September 6th, 2024

### Table of Contents

- Introduction
- Preliminaries
- Masked Floating-Point Number Multiplication and Addition
- Evaluation and Implementation
- Conclusion

## Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
- Evaluation and Implementation
- Conclusion

• To defend against the potential threat from large-scale quantum computers, the US National Institute of Standards and Technology (NIST) initiated a standardization process for post-quantum cryptography in 2016.

- To defend against the potential threat from large-scale quantum computers, the US National Institute of Standards and Technology (NIST) initiated a standardization process for post-quantum cryptography in 2016.
- In 2022, FALCON [Pre+20] became one of the selected schemes that were expected to be part of NIST's post-quantum cryptographic standards.

- To defend against the potential threat from large-scale quantum computers, the US National Institute of Standards and Technology (NIST) initiated a standardization process for post-quantum cryptography in 2016.
- In 2022, FALCON [Pre+20] became one of the selected schemes that were expected to be part of NIST's post-quantum cryptographic standards.
- In theory, these algorithms can base their security on problems that are considered still hard given the advantage of quantum computing.

- To defend against the potential threat from large-scale quantum computers, the US National Institute of Standards and Technology (NIST) initiated a standardization process for post-quantum cryptography in 2016.
- In 2022, FALCON [Pre+20] became one of the selected schemes that were expected to be part of NIST's post-quantum cryptographic standards.
- In theory, these algorithms can base their security on problems that are considered still hard given the advantage of quantum computing.
- In practice, the implementations of these algorithms can suffer side-channel attacks.

## Side-channel Attacks on FALCON



Figure: A graphical overview of FALCON.Sign.

|                                | Attack           | Countermeasure   |
|--------------------------------|------------------|------------------|
| Pre-image Vector Computation   | [KA21; Gue+22]   |                  |
| Gaussian Sampler over Lattices | [Gue+22; Zha+23] | [Gue+22; Zha+23] |

## Side-channel Attacks on FALCON



Figure: A graphical overview of FALCON.Sign.

|                                | Attack           | Countermeasure   |
|--------------------------------|------------------|------------------|
| Pre-image Vector Computation   | [KA21; Gue+22]   | This Paper       |
| Gaussian Sampler over Lattices | [Gue+22; Zha+23] | [Gue+22; Zha+23] |

Our Contribution: The first masking scheme on the the pre-image vector computation as a countermeasure against current attacks.

We assume

Keng-Yu Chen, Jiun-Peng Chen

#### We assume

• For a variable x, the jth bit of x is written as  $x^{(j)}$ .

#### We assume

- For a variable x, the *j*th bit of x is written as  $x^{(j)}$ .
- The *i*th bit to *j*th bit  $(j \ge i)$  of x is represented by  $x^{[j:i]}$ .

#### We assume

- For a variable x, the *j*th bit of x is written as  $x^{(j)}$ .
- The *i*th bit to *j*th bit  $(j \ge i)$  of x is represented by  $x^{[j:i]}$ .
- A sequence of n variables  $(x_1, x_2, \dots, x_n)$  (e.g. shares of variable x) is written as  $(x_i)_{1 \le i \le n}$ , or simply  $(x_i)$ .

#### We assume

- For a variable x, the *j*th bit of x is written as  $x^{(j)}$ .
- The *i*th bit to *j*th bit  $(j \ge i)$  of x is represented by  $x^{[j:i]}$ .
- A sequence of n variables  $(x_1, x_2, \dots, x_n)$  (e.g. shares of variable x) is written as  $(x_i)_{1 \le i \le n}$ , or simply  $(x_i)$ .
- For a proposition P,  $\llbracket P \rrbracket = 1$  if and only if P is true and 0 if otherwise.

## Table of Contents

- Introduction
- Preliminaries
  - FALCON
  - Floating-Point Number Arithmetic
  - Masking
- Masked Floating-Point Number Multiplication and Addition
- 4 Evaluation and Implementation
- Conclusion

## Table of Contents

- Introduction
- Preliminaries
  - FALCON
  - Floating-Point Number Arithmetic
  - Masking
- Masked Floating-Point Number Multiplication and Addition
- Evaluation and Implementation
- Conclusion

KeyGen

Sign(m)

Verify(m, s)

#### KeyGen

Secret Key: Short polynomials  $f,g,F,G\in\mathbb{Z}[x]/(x^N+1)$  such that fG-gF=q and

$$\mathbf{B} = \left[ \begin{array}{c|c} g & -f \\ \hline G & -F \end{array} \right]$$

Sign(m)

Verify(m, s)

#### KeyGen

Secret Key: Short polynomials  $f, g, F, G \in \mathbb{Z}[x]/(x^N+1)$  such that fG - gF = g and

$$\mathbf{B} = \begin{bmatrix} g & -f \\ \hline G & -F \end{bmatrix}$$

Public Key: Polynomial  $h = gf^{-1} \mod q$  and

$$\mathbf{A} = [1 \mid h]$$

Note that

$$\mathbf{B}\mathbf{A}^T = \mathbf{0} \bmod q$$

Sign(m)

Verify(m, s)

#### KeyGen

Secret Key: Short polynomials  $f,g,F,G\in\mathbb{Z}[x]/(x^N+1)$  such that fG-gF=q and

$$\mathbf{B} = \begin{bmatrix} g & -f \\ \hline G & -F \end{bmatrix}$$

Public Key: Polynomial  $h = gf^{-1} \mod q$  and

$$\mathbf{A} = [1 \mid h]$$

Note that

$$\mathbf{B}\mathbf{A}^T = \mathbf{0} \bmod q$$

# Sign(m)

A short signature **s** such that  $\mathbf{s}\mathbf{A}^T = H(\mathbf{r}||\mathbf{m}) \mod q$ 

where 
$$H$$
 is a hash function

where H is a hash function and r is the random salt

#### KeyGen

Secret Key: Short polynomials  $f,g,F,G\in\mathbb{Z}[x]/(x^N+1)$  such that fG-gF=q and

$$\mathbf{B} = \begin{bmatrix} g & -f \\ \hline G & -F \end{bmatrix}$$

Public Key: Polynomial  $h = gf^{-1} \mod q$  and

$$\mathbf{A} = [1 \mid h]$$

Note that

$$\mathbf{B}\mathbf{A}^T = \mathbf{0} \bmod q$$

# Sign(m)

A short signature  $\mathbf{s}$  such that

$$\mathbf{sA}^T = H(\mathbf{r} || \mathbf{m}) \bmod q$$

where H is a hash function and r is the random salt

Check

To find such a short s, one can

Keng-Yu Chen, Jiun-Peng Chen Masking Falcon's FPU September 6th, 2024 10 / 45

To find such a short s, one can

• Compute  $c \leftarrow H(r||m)$ .

- Compute  $c \leftarrow H(r||m)$ .
- Find a solution  $\mathbf{c} \leftarrow [c \mid 0]$  such that  $\mathbf{c} \mathbf{A}^T = H(\mathbf{r} || \mathbf{m}) \mod q$ .

- Compute  $c \leftarrow H(r||m)$ .
- Find a solution  $\mathbf{c} \leftarrow [c \mid 0]$  such that  $\mathbf{c} \mathbf{A}^T = H(\mathbf{r} || \mathbf{m}) \mod q$ .
- Compute the pre-image vector  $\mathbf{t} \leftarrow \mathbf{c} \mathbf{B}^{-1}$ .

- Compute  $c \leftarrow H(r||m)$ .
- Find a solution  $\mathbf{c} \leftarrow [c \mid 0]$  such that  $\mathbf{c} \mathbf{A}^T = H(\mathbf{r} \parallel \mathbf{m}) \mod q$ .
- Compute the pre-image vector  $\mathbf{t} \leftarrow \mathbf{c} \mathbf{B}^{-1}$ .
- Apply the nearest plane algorithm [DP16] to find a vector  $\mathbf{z}$  such that  $(\mathbf{t} \mathbf{z})\mathbf{B}$  is short.

- Compute  $c \leftarrow H(r||m)$ .
- Find a solution  $\mathbf{c} \leftarrow [c \mid 0]$  such that  $\mathbf{c} \mathbf{A}^T = H(\mathbf{r} \parallel \mathbf{m}) \mod q$ .
- Compute the pre-image vector  $\mathbf{t} \leftarrow \mathbf{c} \mathbf{B}^{-1}$ .
- Apply the nearest plane algorithm [DP16] to find a vector  $\mathbf{z}$  such that  $(\mathbf{t} \mathbf{z})\mathbf{B}$  is short.
- $\mathbf{s} \leftarrow (\mathbf{t} \mathbf{z})\mathbf{B}$ . Note that  $\mathbf{s}\mathbf{A}^T = H(\mathbf{r}\|\mathbf{m}) \bmod q$ .

- Compute  $c \leftarrow H(r||m)$ .
- Find a solution  $\mathbf{c} \leftarrow [c \mid 0]$  such that  $\mathbf{c} \mathbf{A}^T = H(\mathbf{r} \parallel \mathbf{m}) \mod q$ .
- Compute the pre-image vector  $\mathbf{t} \leftarrow \mathbf{c} \mathbf{B}^{-1}$ .
- Apply the nearest plane algorithm [DP16] to find a vector  $\mathbf{z}$  such that  $(\mathbf{t} \mathbf{z})\mathbf{B}$  is short.
- $s \leftarrow (t z)B$ . Note that  $sA^T = H(r||m) \mod q$ .

## Table of Contents

- Introduction
- Preliminaries
  - FALCON
  - Floating-Point Number Arithmetic
  - Masking
- Masked Floating-Point Number Multiplication and Addition
- Evaluation and Implementation
- Conclusion

#### Fast-Fourier Transform

The pre-image vector computation includes polynomial multiplications

$$\mathbf{t} = \mathbf{c}\mathbf{B}^{-1} = \frac{1}{q} \left[ c \cdot -F \mid c \cdot f \right]$$

### Fast-Fourier Transform

The pre-image vector computation includes polynomial multiplications

$$\mathbf{t} = \mathbf{c}\mathbf{B}^{-1} = \frac{1}{q} \left[ c \cdot -F \mid c \cdot f \right]$$

To speed up, the pre-image vector computation is performed after the Fourier transform:

$$\frac{1}{a} \left[ | \mathsf{FFT}(c) \odot \mathsf{FFT}(-F) | | \mathsf{FFT}(c) \odot \mathsf{FFT}(f) | \right]$$

## Fast-Fourier Transform

The pre-image vector computation includes polynomial multiplications

$$\mathbf{t} = \mathbf{c}\mathbf{B}^{-1} = \frac{1}{q} \left[ c \cdot -F \mid c \cdot f \right]$$

To speed up, the pre-image vector computation is performed after the Fourier transform:

$$\frac{1}{a} \left[ | \mathsf{FFT}(c) \odot \mathsf{FFT}(-F) | | \mathsf{FFT}(c) \odot \mathsf{FFT}(f) | \right]$$

Therefore, the pre-image vector computation is essentially coefficient-wise complex number multiplications.

# Floating-Point Number

A complex number is represented by two 64-bit floating-point numbers (FPNs), its real and imaginary parts.

# Floating-Point Number

A complex number is represented by two 64-bit floating-point numbers (FPNs), its real and imaginary parts.

An FPN is composed of sign bit s, exponent e, and mantissa  $\tilde{m}$ 



Figure: A 64-bit Floating-Point Number

# Floating-Point Number

A complex number is represented by two 64-bit floating-point numbers (FPNs), its real and imaginary parts.

An FPN is composed of sign bit s, exponent e, and mantissa  $\tilde{m}$ 



Figure: A 64-bit Floating-Point Number

The value is 
$$(-1)^s \cdot 2^{e-1023} \cdot \underbrace{\left(1 + \tilde{m} \cdot 2^{-52}\right)}_{\times 2^{52} = m}$$

# Floating-Point Number Arithmetic

FPN multiplication (FprMul) is proceeded by

FPN addition (FprAdd) is proceeded by

FPN multiplication (FprMul) is proceeded by

FPN addition (FprAdd) is proceeded by

Sign bit XOR

FPN multiplication (FprMul) is proceeded by

- Sign bit XOR
- Exponent addition

FPN multiplication (FprMul) is proceeded by

- Sign bit XOR
- Exponent addition
- Mantissa multiplication

FPN multiplication (FprMul) is proceeded by

- Sign bit XOR
- Exponent addition
- Mantissa multiplication
- Right-shifting the result

FPN multiplication (FprMul) is proceeded by

- Sign bit XOR
- Exponent addition
- Mantissa multiplication
- Right-shifting the result
- Packing and rounding (FPR)

FPN multiplication (FprMul) is proceeded by

- Sign bit XOR
- Exponent addition
- Mantissa multiplication
- Right-shifting the result
- Packing and rounding (FPR)

FPN addition (FprAdd) is proceeded by

• Making the first operand  $\geq$  the second

### FPN multiplication (FprMul) is proceeded by

- Sign bit XOR
- Exponent addition
- Mantissa multiplication
- Right-shifting the result
- Packing and rounding (FPR)

- lacktriangle Making the first operand  $\geq$  the second
- Right-shifting the second operand

### FPN multiplication (FprMul) is proceeded by

- Sign bit XOR
- Exponent addition
- Mantissa multiplication
- Right-shifting the result
- Packing and rounding (FPR)

- lacktriangle Making the first operand  $\geq$  the second
- Right-shifting the second operand
- Mantissa addition / subtraction

### FPN multiplication (FprMul) is proceeded by

- Sign bit XOR
- Exponent addition
- Mantissa multiplication
- Right-shifting the result
- Packing and rounding (FPR)

- lacktriangle Making the first operand  $\geq$  the second
- Right-shifting the second operand
- Mantissa addition / subtraction
- Normalizing the result

### FPN multiplication (FprMul) is proceeded by

- Sign bit XOR
- Exponent addition
- Mantissa multiplication
- Right-shifting the result
- Packing and rounding (FPR)

- lacktriangle Making the first operand  $\geq$  the second
- Right-shifting the second operand
- Mantissa addition / subtraction
- Normalizing the result
- Packing and rounding (FPR)

### Table of Contents

- Introduction
- Preliminaries
  - FALCON
  - Floating-Point Number Arithmetic
  - Masking
- Masked Floating-Point Number Multiplication and Addition
- Evaluation and Implementation
- Conclusion

Masking resists side-channel attacks by secret-sharing the sensitive variables.

Masking resists side-channel attacks by secret-sharing the sensitive variables.

• Boolean Masking: A variable x is split into n shares  $(x_i)_{1 \le i \le n}$  such that

$$x = \bigoplus_{i=1}^{n} x_i$$

Masking resists side-channel attacks by secret-sharing the sensitive variables.

• Boolean Masking: A variable x is split into n shares  $(x_i)_{1 \le i \le n}$  such that

$$x = \bigoplus_{i=1}^{n} x_i$$

• Arithmetic Masking: A variable x is split into n shares  $(x_i)_{1 \le i \le n}$  (in k-bit registers) such that

$$x = \sum_{i=1}^{n} x_i \pmod{2^k}$$

Masking resists side-channel attacks by secret-sharing the sensitive variables.

• Boolean Masking: A variable x is split into n shares  $(x_i)_{1 \le i \le n}$  such that

$$x = \bigoplus_{i=1}^{n} x_i$$

• Arithmetic Masking: A variable x is split into n shares  $(x_i)_{1 \le i \le n}$  (in k-bit registers) such that

$$x = \sum_{i=1}^{n} x_i \pmod{2^k}$$

In each run, all  $x_i$ 's are freshly randomized.

### Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
  - Overview of Our Approach
  - SecNonzero
  - SecFprUrsh
  - SecFprNorm64
- 4 Evaluation and Implementation
- Conclusion

### Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
  - Overview of Our Approach
  - SecNonzero
  - SecFprUrsh
  - SecFprNorm64
- 4 Evaluation and Implementation
- Conclusion

An intuitive approach to mask an algorithm:

Keng-Yu Chen, Jiun-Peng Chen Masking Falcon's FPU September 6th, 2024

19 / 45

An intuitive approach to mask an algorithm:

• For operations like  $\land$ ,  $\oplus$ : Boolean masking

An intuitive approach to mask an algorithm:

- For operations like  $\land, \oplus$ : Boolean masking
- For operations like  $+, \times$ : arithmetic masking

An intuitive approach to mask an algorithm:

- For operations like  $\land, \oplus$ : Boolean masking
- $\bullet$  For operations like  $+,\times:$  arithmetic masking

and use the following gadgets if necessary:

An intuitive approach to mask an algorithm:

- For operations like  $\land, \oplus$ : Boolean masking
- ullet For operations like  $+, \times$ : arithmetic masking

and use the following gadgets if necessary:

• A2B:  $(x_i)_{1 \le i \le n} \mapsto (y_i)_{1 \le i \le n}$  such that  $\sum_{i=1}^n x_i = \bigoplus_{i=1}^n y_i$ 

Keng-Yu Chen, Jiun-Peng Chen

An intuitive approach to mask an algorithm:

- For operations like  $\land, \oplus$ : Boolean masking
- ullet For operations like  $+, \times$ : arithmetic masking

and use the following gadgets if necessary:

- A2B:  $(x_i)_{1 \le i \le n} \mapsto (y_i)_{1 \le i \le n}$  such that  $\sum_{i=1}^n x_i = \bigoplus_{i=1}^n y_i$
- B2A:  $(y_i)_{1 \le i \le n} \mapsto (x_i)_{1 \le i \le n}$  such that  $\bigoplus_{i=1}^n y_i = \sum_{i=1}^n x_i$

However, some operations in floating-point number arithmetic cannot be easily implemented in this way:

20 / 45

However, some operations in floating-point number arithmetic cannot be easily implemented in this way:

- Checking whether a secret value is nonzero
  - Given  $(x_i)_{1 \le i \le n}$ , checking whether  $\bigoplus_{i=1}^n x_i \ne 0$  or  $\sum_{i=1}^n x_i \ne 0$

However, some operations in floating-point number arithmetic cannot be easily implemented in this way:

- Checking whether a secret value is nonzero
  - Given  $(x_i)_{1 \le i \le n}$ , checking whether  $\bigoplus_{i=1}^n x_i \ne 0$  or  $\sum_{i=1}^n x_i \ne 0$
- Right-shifting a secret value by another secret value
  - Given  $(x_i)_{1 \le i \le n}$  and  $(c_i)_{1 \le i \le n}$ , right-shifting  $(x_i)_{1 \le i \le n}$  by  $(c_i)_{1 \le i \le n}$

However, some operations in floating-point number arithmetic cannot be easily implemented in this way:

- Checking whether a secret value is nonzero
  - Given  $(x_i)_{1 \le i \le n}$ , checking whether  $\bigoplus_{i=1}^n x_i \ne 0$  or  $\sum_{i=1}^n x_i \ne 0$
- Right-shifting a secret value by another secret value
  - Given  $(x_i)_{1 \le i \le n}$  and  $(c_i)_{1 \le i \le n}$ , right-shifting  $(x_i)_{1 \le i \le n}$  by  $(c_i)_{1 \le i \le n}$
- Normalizing a secret value to [2<sup>63</sup>, 2<sup>64</sup>)
  - Given  $(x_i)_{1 \le i \le n}$ , left-shifting  $(x_i)_{1 \le i \le n}$  until its 64th bit is set

We design novel gadgets for these three operations, including

Keng-Yu Chen, Jiun-Peng Chen Masking Falcon's FPU September 6th, 2024

21 / 45

We design novel gadgets for these three operations, including

• SecNonzero: securely checking whether a secret value is nonzero

We design novel gadgets for these three operations, including

- SecNonzero: securely checking whether a secret value is nonzero
- SecFprUrsh: securely right-shifting a secret value by another secret value

We design novel gadgets for these three operations, including

- SecNonzero: securely checking whether a secret value is nonzero
- SecFprUrsh: securely right-shifting a secret value by another secret value
- SecFprNorm64: securely normalizing a secret value to  $[2^{63}, 2^{64})$

We design novel gadgets for these three operations, including

- SecNonzero: securely checking whether a secret value is nonzero
- SecFprUrsh: securely right-shifting a secret value by another secret value
- SecFprNorm64: securely normalizing a secret value to  $[2^{63}, 2^{64})$

In addition, we make several improvements to reduce the costs.

### Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
  - Overview of Our Approach
  - SecNonzero
  - SecFprUrsh
  - SecFprNorm64
- Evaluation and Implementation
- Conclusion

### SecNonzero

We need a gadget that, given shares  $(x_i)$ , outputs one-bit shares  $(b_i)$  such that

$$\left[\left(\bigcup_{i=1}^{n} x_{i} \neq 0\right)\right] = \bigoplus_{i=1}^{n} b_{i} \quad \text{or} \quad \left[\left(\sum_{i=1}^{n} x_{i} \neq 0\right)\right] = \bigoplus_{i=1}^{n} b_{i}$$

### SecNonzero

We need a gadget that, given shares  $(x_i)$ , outputs one-bit shares  $(b_i)$  such that

$$\left[\left[\bigoplus_{i=1}^{n} x_{i} \neq 0\right]\right] = \bigoplus_{i=1}^{n} b_{i} \quad \text{or} \quad \left[\left[\sum_{i=1}^{n} x_{i} \neq 0\right]\right] = \bigoplus_{i=1}^{n} b_{i}$$

For Boolean shares, our method is by OR-ing all the bits.

$$x = 0 \iff x^{(k)} \lor x^{(k-1)} \lor \cdots \lor x^{(1)} = 0$$

### SecNonzero

We need a gadget that, given shares  $(x_i)$ , outputs one-bit shares  $(b_i)$  such that

$$\left[\left[\bigoplus_{i=1}^{n} x_{i} \neq 0\right]\right] = \bigoplus_{i=1}^{n} b_{i} \quad \text{or} \quad \left[\left[\sum_{i=1}^{n} x_{i} \neq 0\right]\right] = \bigoplus_{i=1}^{n} b_{i}$$

For Boolean shares, our method is by OR-ing all the bits.

$$x = 0 \iff x^{(k)} \vee x^{(k-1)} \vee \cdots \vee x^{(1)} = 0$$

Then we need a gadget for secure OR operations, which can be constructed by applying the De Morgan's law and a SecAnd gadget [ISW03; Bar+16].

#### SecNonzero

For arithmetic shares, instead of applying an *n*-shared A2B, we consider that

$$\sum_{i=1}^n x_i = 0 \Longleftrightarrow \sum_{i=1}^{\frac{n}{2}} x_i \oplus \sum_{i=\frac{n}{2}+1}^n (-x_i) = 0$$

#### SecNonzero

For arithmetic shares, instead of applying an *n*-shared A2B, we consider that

$$\sum_{i=1}^{n} x_i = 0 \Longleftrightarrow \sum_{i=1}^{\frac{n}{2}} x_i \oplus \sum_{i=\frac{n}{2}+1}^{n} (-x_i) = 0$$

 $\mathsf{SecNonzero}_{\mathsf{arith}}(x_1,\cdots,x_n) = \mathsf{SecNonzero}_{\mathsf{Bool}}(\mathsf{A2B}(x_1,\cdots,x_{\frac{n}{2}}),\ \mathsf{A2B}(x_{\frac{n}{2}+1},\cdots,x_n))$ 

#### SecNonzero

For arithmetic shares, instead of applying an *n*-shared A2B, we consider that

$$\sum_{i=1}^{n} x_i = 0 \Longleftrightarrow \sum_{i=1}^{\frac{n}{2}} x_i \oplus \sum_{i=\frac{n}{2}+1}^{n} (-x_i) = 0$$

$$\mathsf{SecNonzero}_{\mathsf{arith}}(x_1,\cdots,x_n) = \mathsf{SecNonzero}_{\mathsf{Bool}}(\mathsf{A2B}(x_1,\cdots,x_{\frac{n}{2}}),\ \mathsf{A2B}(x_{\frac{n}{2}+1},\cdots,x_n))$$

In this way, we replace one *n*-shared A2B with two n/2-shared A2Bs.

#### Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
  - Overview of Our Approach
  - SecNonzero
  - SecFprUrsh
  - SecFprNorm64
- Evaluation and Implementation
- Conclusion

Given 64-bit shares  $(x_i)$  and 6-bit shares  $(c_i)$ , we need to derive shares  $(z_i)$  such that

$$\bigoplus_{i=1}^{n} z_{i} = \left(\bigoplus_{i=1}^{n} x_{i}\right) \gg \left(\sum_{i=1}^{n} c_{i} \mod 64\right)$$

Keng-Yu Chen, Jiun-Peng Chen

Given 64-bit shares  $(x_i)$  and 6-bit shares  $(c_i)$ , we need to derive shares  $(z_i)$  such that

$$\bigoplus_{i=1}^{n} z_{i} = \left(\bigoplus_{i=1}^{n} x_{i}\right) \gg \left(\sum_{i=1}^{n} c_{i} \mod 64\right)$$

We observe that

Given 64-bit shares  $(x_i)$  and 6-bit shares  $(c_i)$ , we need to derive shares  $(z_i)$  such that

$$\bigoplus_{i=1}^{n} z_{i} = \left(\bigoplus_{i=1}^{n} x_{i}\right) \gg \left(\sum_{i=1}^{n} c_{i} \mod 64\right)$$

We observe that

ullet Right-shifting and right-rotating by a value c only differ by the most c significant bits.

Given 64-bit shares  $(x_i)$  and 6-bit shares  $(c_i)$ , we need to derive shares  $(z_i)$  such that

$$\bigoplus_{i=1}^{n} z_{i} = \left(\bigoplus_{i=1}^{n} x_{i}\right) \gg \left(\sum_{i=1}^{n} c_{i} \mod 64\right)$$

#### We observe that

- Right-shifting and right-rotating by a value c only differ by the most c significant bits.
- Right-rotating x by a value c is equal to right-rotating x by  $c \mod 64$ .

Hence, our idea is to right-rotate all  $x_i$ 's by  $c_1, c_2, \dots, c_n$  sequentially.

Keng-Yu Chen, Jiun-Peng Chen Masking Falcon's FPU September 6th, 2024

27 / 45

Hence, our idea is to right-rotate all  $x_i's$  by  $c_1, c_2, \dots, c_n$  sequentially.

Some high bits are redundant, so we use an index  $m = (1 \ll 63)$  to indicate the first meaningful bit of the result.

Hence, our idea is to right-rotate all  $x_i's$  by  $c_1, c_2, \dots, c_n$  sequentially.

Some high bits are redundant, so we use an index  $m = (1 \ll 63)$  to indicate the first meaningful bit of the result. Consider

$$m \gg c = (\underbrace{0 \cdots 0}_{c \text{ bits}} 10 \cdots 0)_2$$

Hence, our idea is to right-rotate all  $x_i's$  by  $c_1, c_2, \dots, c_n$  sequentially.

Some high bits are redundant, so we use an index  $m = (1 \ll 63)$  to indicate the first meaningful bit of the result. Consider

$$m \gg c = (\underbrace{0 \cdots 0}_{c \text{ bits}} 10 \cdots 0)_2$$

$$m' := m \gg c \oplus (m \gg c) \gg 1 \oplus \cdots \oplus (m \gg c) \gg 63 = (\underbrace{0 \cdots 0}_{c \text{ bits}} 11 \cdots 1)_2$$

Hence, our idea is to right-rotate all  $x_i's$  by  $c_1, c_2, \dots, c_n$  sequentially.

Some high bits are redundant, so we use an index  $m = (1 \ll 63)$  to indicate the first meaningful bit of the result. Consider

$$m \gg c = (\underbrace{0 \cdots 0}_{c \text{ bits}} 10 \cdots 0)_2$$

$$m' := m \gg c \oplus (m \gg c) \gg 1 \oplus \cdots \oplus (m \gg c) \gg 63 = (\underbrace{0 \cdots 0}_{c \text{ hits}} 11 \cdots 1)_2$$

By an AND operation with m', we can clear useless bits.

#### Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
  - Overview of Our Approach
  - SecNonzero
  - SecFprUrsh
  - SecFprNorm64
- Evaluation and Implementation
- Conclusion

### SecFprNorm64

Given 64-bit shares  $(x_i)$  and 16-bit shares  $(e_i)$ , we need to derive shares  $(x_i')$  and  $(e_i')$  such that

$$\bigoplus_{i=1}^n x_i' = \bigoplus_{i=1}^n x_i \ll c \text{ and } \sum_{i=1}^n e_i' = (\sum_{i=1}^n e_i) - c$$

where c is the smallest integer such that  $\bigoplus_{i=1}^{m} x_i \ll c \in [2^{63}, 2^{64})$ 

### SecFprNorm64

Given 64-bit shares  $(x_i)$  and 16-bit shares  $(e_i)$ , we need to derive shares  $(x_i')$  and  $(e_i')$  such that

$$\bigoplus_{i=1}^n x_i' = \bigoplus_{i=1}^n x_i \ll c \text{ and } \sum_{i=1}^n e_i' = (\sum_{i=1}^n e_i) - c$$

where c is the smallest integer such that  $\bigoplus_{i=1}^{n} x_i \ll c \in [2^{63}, 2^{64})$ 

We repeatedly check whether  $(x_i^{(64)})$  is 0 or not, then conditionally shift it by 1 bit, and then decrease  $(e_i)$  by  $[(x_i^{(64)}) = 0]$ .

### SecFprNorm64

Given 64-bit shares  $(x_i)$  and 16-bit shares  $(e_i)$ , we need to derive shares  $(x_i')$  and  $(e_i')$  such that

$$\bigoplus_{i=1}^n x_i' = \bigoplus_{i=1}^n x_i \ll c \text{ and } \sum_{i=1}^n e_i' = (\sum_{i=1}^n e_i) - c$$

where c is the smallest integer such that  $\bigoplus_{i=1}^{n} x_i \ll c \in [2^{63}, 2^{64})$ 

We repeatedly check whether  $(x_i^{(64)})$  is 0 or not, then conditionally shift it by 1 bit, and then decrease  $(e_i)$  by  $[(x_i^{(64)}) = 0]$ .

To improve efficiency, we sequentially check  $x^{[64:64-2^j]}=0$  for  $j=5,4,\cdots,0$ .

Utilizing SecNonzero, SecFprUrsh, and SecFprNorm64, we design the following gadgets:

30 / 45

Utilizing SecNonzero, SecFprUrsh, and SecFprNorm64, we design the following gadgets:

• SecFPR: Secure FPR (FPN packing and rounding) by masking.

Utilizing SecNonzero, SecFprUrsh, and SecFprNorm64, we design the following gadgets:

- SecFPR: Secure FPR (FPN packing and rounding) by masking.
- SecFprMul: Secure FprMul (FPN multiplication) by masking.

Utilizing SecNonzero, SecFprUrsh, and SecFprNorm64, we design the following gadgets:

- SecFPR: Secure FPR (FPN packing and rounding) by masking.
- SecFprMul: Secure FprMul (FPN multiplication) by masking.
- SecFprAdd: Secure FprAdd (FPN addition) by masking.

Utilizing SecNonzero, SecFprUrsh, and SecFprNorm64, we design the following gadgets:

- SecFPR: Secure FPR (FPN packing and rounding) by masking.
- SecFprMul: Secure FprMul (FPN multiplication) by masking.
- SecFprAdd: Secure FprAdd (FPN addition) by masking.

We leave the details of the implementations and several tricks for improvements in our paper.

#### Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
- Evaluation and Implementation
  - Security
  - Performance
- Conclusion

#### Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
- Evaluation and Implementation
  - Security
  - Performance
- Conclusion

### Theoretical Security – Probing Model

For a positive integer t,

• The *t*-probing model [ISW03] assumes that an adversary is able to peek any *t* intermediate values in the algorithm.

## Theoretical Security - Probing Model

#### For a positive integer t,

- The *t*-probing model [ISW03] assumes that an adversary is able to peek any *t* intermediate values in the algorithm.
- To be secure in *t*-probing model, the number of shares  $n \ge t + 1$ , and any share cannot be combined with each other.

## Theoretical Security - Probing Model

#### For a positive integer t,

- The t-probing model [ISW03] assumes that an adversary is able to peek any t
  intermediate values in the algorithm.
- To be secure in *t*-probing model, the number of shares  $n \ge t + 1$ , and any share cannot be combined with each other.
- It can be complicated to prove *t*-probing security for a large composition of gadgets. We apply the concept of non-interference.

### t-Non-Interference (t-NI) Security (from [Bar+16])

A gadget is t-Non-Interference (t-NI) secure if every set of t intermediate values can be simulated by no more than t shares of each of its inputs.

#### t-Non-Interference (t-NI) Security (from [Bar+16])

A gadget is t-Non-Interference (t-NI) secure if every set of t intermediate values can be simulated by no more than t shares of each of its inputs.

#### t-Strong Non-Interference (t-SNI) Security (from [Bar+16])

A gadget is t-Strong-Non-Interference (t-SNI) secure if for every set of  $t_I$  internal intermediate values and  $t_O$  of its output shares with  $t_I + t_O \le t$ , they can be simulated by no more than  $t_I$ shares of each of its inputs.

• For t = n - 1, if a gadget is t-NI or t-SNI secure, and if any n - 1 input shares are uniformly and independently distributed, then it is t-probing secure.

- For t = n 1, if a gadget is t-NI or t-SNI secure, and if any n 1 input shares are uniformly and independently distributed, then it is t-probing secure.
- All the gadgets in our paper are proven either *t*-NI or *t*-SNI secure.

| Gadget     | Security | Gadget       | Security |
|------------|----------|--------------|----------|
| SecOr      | t-SNI    | SecNonzero   | t-SNI    |
| SecFprUrsh | t-SNI    | SecFprNorm64 | t-NI     |
| SecFPR     | t-SNI    | SecFprMul    | t-SNI    |
| SecFprAdd  | t-SNI    |              |          |

Table: List of gadgets in our work with n = t + 1 shares

# Practical Security – Test Vector Leakage Assessment (TVLA)

In TVLA, one records two sets of power or electromagnetic traces where

# Practical Security – Test Vector Leakage Assessment (TVLA)

In TVLA, one records two sets of power or electromagnetic traces where

• Set 1: fixed input

# Practical Security – Test Vector Leakage Assessment (TVLA)

In TVLA, one records two sets of power or electromagnetic traces where

- Set 1: fixed input
- Set 2: random inputs

# Practical Security - Test Vector Leakage Assessment (TVLA)

In TVLA, one records two sets of power or electromagnetic traces where

- Set 1: fixed input
- Set 2: random inputs

and then applies the Welch's t-test on the two sets.

# Practical Security - Test Vector Leakage Assessment (TVLA)

In TVLA, one records two sets of power or electromagnetic traces where

- Set 1: fixed input
- Set 2: random inputs

and then applies the Welch's t-test on the two sets.

By convention, we consider the leakage significant if the t-value exceeds  $\pm 4.5$ .

# Practical Security - Test Vector Leakage Assessment (TVLA)

In TVLA, one records two sets of power or electromagnetic traces where

- Set 1: fixed input
- Set 2: random inputs

and then applies the Welch's *t*-test on the two sets.

By convention, we consider the leakage significant if the t-value exceeds  $\pm 4.5$ .

For long traces, we refer to [Din+17] to alter this threshold to avoid false positives.

# TVLA results of floating-point number multiplication (FprMul, SecFprMul)



Figure: 1,000 traces, unmasked



Figure: 10,000 traces, 2-shared



Figure: 100,000 traces, 3-shared

# TVLA results of floating-point number addition (FprAdd, SecFprAdd)



Figure: 1,000 traces, unmasked



Figure: 10,000 traces, 2-shared



Figure: 100,000 traces, 3-shared

### Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
- Evaluation and Implementation
  - Security
  - Performance
- Conclusion

## Performance Evaluation on ARM Cortex-M4

| Gadget           | Cycle    |             |              |
|------------------|----------|-------------|--------------|
|                  | Unmasked | 2 Shares    | 3 Shares     |
| FprMul/SecFprMul | 308      | 7134 (23×)  | 36388 (118×) |
| FprAdd/SecFprAdd | 487      | 17154 (35×) | 48291 (99×)  |

Table: Performance evaluation of SecFprMul and SecFprAdd

### Performance Evaluation on ARM Cortex-M4

| Gadget    |                        | Cycle      |             |
|-----------|------------------------|------------|-------------|
|           |                        | 2 Shares   | 3 Shares    |
|           | Total                  | 7134       | 36388       |
| SecFprMul | 128-bit A2B [Sch+19]   | 1619 (23%) | 19253 (53%) |
|           | SecFPR                 | 3362 (47%) | 10813 (30%) |
| SecFprAdd | Total                  | 17154      | 48291       |
|           | 64-bit SecAdd [Bar+18] | 6990 (41%) | 16956 (35%) |
|           | SecFPR                 | 3362 (20%) | 10813 (22%) |

Table: Performance evaluation of each component in SecFprMul and SecFprAdd.

### Table of Contents

- Introduction
- 2 Preliminaries
- Masked Floating-Point Number Multiplication and Addition
- Evaluation and Implementation
- Conclusion

#### In this paper,

• We present the first masking scheme for floating-point number multiplication and addition to protect the pre-image vector computation.

- We present the first masking scheme for floating-point number multiplication and addition to protect the pre-image vector computation.
- We design novel gadgets SecNonzero, SecFprUrsh, and SecFprNorm64.

- We present the first masking scheme for floating-point number multiplication and addition to protect the pre-image vector computation.
- We design novel gadgets SecNonzero, SecFprUrsh, and SecFprNorm64.
- All our gadgets are proven t-NI or t-SNI secure.

- We present the first masking scheme for floating-point number multiplication and addition to protect the pre-image vector computation.
- We design novel gadgets SecNonzero, SecFprUrsh, and SecFprNorm64.
- All our gadgets are proven t-NI or t-SNI secure.
- The TVLA result shows no leakage in the 2-shared version in 10,000 traces, and no leakage in the 3-shared version in 100,000 traces.

- We present the first masking scheme for floating-point number multiplication and addition to protect the pre-image vector computation.
- We design novel gadgets SecNonzero, SecFprUrsh, and SecFprNorm64.
- All our gadgets are proven t-NI or t-SNI secure.
- The TVLA result shows no leakage in the 2-shared version in 10,000 traces, and no leakage in the 3-shared version in 100,000 traces.
- Our countermeasure when compared to the unmasked reference implementation is slow.
   Improved designs of SecAdd and A2B can reduce the costs.

# Thank You

Any question?

### Reference I

- [ISW03] Yuval Ishai, Amit Sahai, and David Wagner. "Private Circuits: Securing Hardware against Probing Attacks".
  In: CRYPTO 2003. Ed. by Dan Boneh. Vol. 2729. LNCS. Springer, Heidelberg, Aug. 2003, pp. 463–481. DOI: 10.1007/978-3-540-45146-4\_27.
- [Bar+16] Gilles Barthe et al. "Strong Non-Interference and Type-Directed Higher-Order Masking". In: ACM CCS 2016. Ed. by Edgar R. Weippl et al. ACM Press, Oct. 2016, pp. 116–129. DOI: 10.1145/2976749.2978427.
- [DP16] Léo Ducas and Thomas Prest. "Fast fourier orthogonalization". In: Proceedings of the ACM on International Symposium on Symbolic and Algebraic Computation. 2016, pp. 191–198.
- [Din+17] A. Adam Ding et al. "Towards Sound and Optimal Leakage Detection Procedure". In: Smart Card Research and Advanced Applications 16th International Conference, CARDIS 2017, Lugano, Switzerland, November 13-15, 2017, Revised Selected Papers. Ed. by Thomas Eisenbarth and Yannick Teglia. Vol. 10728. Lecture Notes in Computer Science. Springer, 2017, pp. 105–122. DOI: 10.1007/978-3-319-75208-2\\_7. URL: https://doi.org/10.1007/978-3-319-75208-2\\_5C\_7.
- [Bar+18] Gilles Barthe et al. "Masking the GLP Lattice-Based Signature Scheme at Any Order". In: EUROCRYPT 2018, Part II. Ed. by Jesper Buus Nielsen and Vincent Rijmen. Vol. 10821. LNCS. Springer, Heidelberg, Apr. 2018, pp. 354–384. DOI: 10.1007/978–3–319–78375–8\_12.

### Reference II

- [Sch+19] Tobias Schneider et al. "Efficiently Masking Binomial Sampling at Arbitrary Orders for Lattice-Based Crypto". In: PKC 2019, Part II. Ed. by Dongdai Lin and Kazue Sako. Vol. 11443. LNCS. Springer, Heidelberg, Apr. 2019, pp. 534–564. DOI: 10.1007/978-3-030-17259-6\_18.
- [Pre+20] Thomas Prest et al. FALCON. Tech. rep. available at https://csrc.nist.gov/projects/post-quantum-cryptography/post-quantum-cryptography-standardization/round-3-submissions. National Institute of Standards and Technology, 2020.
- [KA21] Emre Karabulut and Aydin Aysu. "FALCON Down: Breaking FALCON Post-Quantum Signature Scheme through Side-Channel Attacks". In: 2021 58th ACM/IEEE Design Automation Conference (DAC). 2021, pp. 691–696. DOI: 10.1109/DAC18074.2021.9586131.
- [Gue+22] Morgane Guerreau et al. "The Hidden Parallelepiped Is Back Again: Power Analysis Attacks on Falcon". In: IACR TCHES 2022.3 (2022), pp. 141–164. DOI: 10.46586/tches.v2022.i3.141–164.
- [Zha+23] Shiduo Zhang et al. "Improved Power Analysis Attacks on Falcon". In: EUROCRYPT 2023, Part IV. Ed. by Carmit Hazay and Martijn Stam. Vol. 14007. LNCS. Springer, Heidelberg, Apr. 2023, pp. 565–595. DOI: 10.1007/978-3-031-30634-1\_19.

### Table of Contents

6 Appendix - Detailed Floating-Point Number Arithmetic

Keng-Yu Chen, Jiun-Peng Chen Masking Falcon's FPU September 6th, 2024

47 / 45

# Floating-Point Number Packing and Rounding

#### **FPR**

**Input:** Sign bit s, exponent e, and 55-bit mantissa z **Output:** FPN x packed by s, e, z

1: 
$$e \leftarrow e + 1076$$

2: 
$$b \leftarrow [e < 0]$$

3: 
$$z \leftarrow z \land (b-1)$$

4: 
$$b \leftarrow [z \neq 0]$$

5: 
$$e \leftarrow e \land (-b)$$

6: 
$$x \leftarrow ((s \ll 63) \lor (z \gg 2)) + e \ll 52$$

7: 
$$f \leftarrow 0XC8 \gg z^{[3:1]}$$

8: 
$$x \leftarrow x + f^{(1)}$$
 {increment if  $z^{[3:1]}$  is 011,110 or 111}

9: **return** *x* 

## SecFPR: Secure FPR

#### SecFPR

```
Input: 1-bit Boolean shares (s_i)_{1 \le i \le n}
Input: 16-bit arithmetic shares (e_i)_{1 \le i \le n}
Input: 55-bit Boolean shares (z_i)_{1 \le i \le n}
Output: Boolean shares (x_i)_{1 \le i \le n}
1: e_1 \leftarrow e_1 + 1076
2: (e_i) \leftarrow A2B((e_i))
3: (b_i) \leftarrow (-e_i^{(16)})
4: (z_i) \leftarrow SecAnd((z_i), (\neg b_1, b_2, \cdots, b_n))
5: (e_i) \leftarrow SecAnd((e_i), (-z_i^{(55)}))
```

```
6: (e_i) \leftarrow \text{SecAdd}((e_i), (z_i^{(55)}))
 7: (e_i) \leftarrow \text{Refresh}((e_i))
 8: (s_i) \leftarrow \text{Refresh}((s_i))
 9: (x_i) \leftarrow ((s_i^{(1)} \ll 63) \lor (e_i^{[11:1]} \ll
      52) \vee (z_i^{[54:3]})
10: (f_i) \leftarrow SecOr(Refresh(z_i^{(1)}), (z_i^{(3)}))
11: (f_i) \leftarrow \text{SecAnd}((f_i), (z_i^{(2)}))
12: (x_i) \leftarrow \mathsf{SecAdd}((x_i), (f_i))
13: return (x_i)
```

# Floating-Point Number Multiplication

### FprMul

**Input:** FPN 
$$x = (sx, ex, mx)$$

**Input:** FPN y = (sy, ey, my)

**Output:** FPN product of x and y

1: 
$$s \leftarrow sx \oplus sy$$

2: 
$$e \leftarrow ex + ey - 2100$$

3: 
$$z \leftarrow mx \times my$$

4: 
$$b \leftarrow [z^{[50:1]} \neq 0]$$

5: 
$$z \leftarrow z^{[106:51]} \lor b$$

6: 
$$z' \leftarrow (z \gg 1) \lor z^{(1)}$$

7: 
$$w \leftarrow z^{(106)}$$

8: 
$$z \leftarrow z \oplus (z \oplus z') \wedge (-w)$$

9: 
$$e \leftarrow e + w$$

10: 
$$bx \leftarrow [ex \neq 0], by \leftarrow [ey \neq 0]$$

11: 
$$b \leftarrow bx \land by$$

12: 
$$z \leftarrow z \land (-b)$$

13: **return** 
$$FPR(s, e, z)$$

# SecFprMul: Secure FprMul

#### SecFprMul

```
8: (w_i) \leftarrow (p_i^{(106)})
Input: Shares (sx_i)_{1 \le i \le n}, (ex_i)_{1 \le i \le n}, (mx_i)_{1 \le i \le n}
Input: Shares (sy_i)_{1 \le i \le n}, (ey_i)_{1 \le i \le n}, (my_i)_{1 \le i \le n}
                                                                                  9: (z_i) \leftarrow \text{SecAnd}((z_i), \text{Refresh}((-w_i)))
Output: Boolean shares for the FPN product.
                                                                                 10: (z_i) \leftarrow (z_i' \oplus z_i)
                                                                                 11: (z_i) \leftarrow SecOr((z_i), (b_i))
 1: (s_i) \leftarrow (sx_i \oplus sv_i)
 2: (e_i) \leftarrow (ex_1 + ev_1 - 2100, ex_2 + ev_2, \cdots)
                                                                                 12: (w_i) \leftarrow B2A_{Bit}((w_i))
 3: (p_i) \leftarrow \text{SecMult}((mx_i), (my_i))
                                                                                 13: (e_i) \leftarrow (e_i + w_i)
 4: (p_i) \leftarrow A2B((p_i))
                                                                                 14: (bx_i) \leftarrow SecNonzero((ex_i))
 5: (b_i) \leftarrow \text{SecNonzero}((p_i^{[51:1]}))
                                                                                 15: (bv_i) \leftarrow SecNonzero((ev_i))
                                                                                 16: (d_i) \leftarrow \mathsf{SecAnd}((bx_i), (by_i))
 6: (z_i) \leftarrow (p_i^{[105:51]})
                                                                                 17: (z_i) \leftarrow \text{SecAnd}((z_i), (-d_i^{(1)}))
 7: (z'_i) \leftarrow (p_i^{[105:51]} \oplus p_i^{[106:52]})
                                                                                 18: return SecFPR((s_i), (e_i), (z_i))
```

# Floating-Point Number Addition

### **FprAdd**

#### **Input:** FPNs x and y

**Output:** FPN sum of x and y

1: 
$$d \leftarrow x^{[63:1]} - v^{[63:1]}$$

2: 
$$cs \leftarrow d^{(64)} \lor ((1-(-d)^{(64)}) \land x^{(64)})$$

3: 
$$m \leftarrow (x \oplus y) \land (-cs)$$

4: 
$$x \leftarrow x \oplus m, y \leftarrow y \oplus m$$

5: Extract (sx, ex, mx) and (sy, ey, my) from x, y, respectively.

6: 
$$mx \leftarrow mx \ll 3$$
,  $my \leftarrow my \ll 3$ 

7: 
$$ex \leftarrow ex - 1078$$
,  $ey \leftarrow ey - 1078$ 

8: 
$$c \leftarrow ex - ev$$

9: 
$$b \leftarrow [c < 60]$$

10: 
$$my \leftarrow my \land (-b)$$

11: 
$$my \leftarrow (my \gg c) \vee \lceil my^{[c:1]} \neq 0 \rceil$$

12: 
$$s \leftarrow sx \oplus sy$$

13: 
$$z \leftarrow mx + (-1)^s my$$

14: Normalize z, ex to make the 64th bit of z set

15: 
$$z \leftarrow (z \gg 9) \vee [z^{[9:1]} \neq 0]$$

16: 
$$ex \leftarrow ex + 9$$

17: **return** 
$$FPR(sx, ex, z)$$

# SecFprAdd: Secure FprAdd

#### SecFprAdd

```
Input: Boolean shares (x_i)_{1 \le i \le n}
                                                                                             14: (c_i) \leftarrow (ex_i - ev_i)
Input: Boolean shares (v_i)_{1 \le i \le n}
                                                                                             15: (c_i') \leftarrow A2B((c_1 - 60, c_2, \dots, c_n))
Output: Boolean shares for the FPN sum
                                                                                             16: (my_i) \leftarrow \text{SecAnd}((my_i), (-(c_i'^{(16)})))
1: (xm_i) \leftarrow (x_i^{[63:1]})
                                                                                             17: (mv_i) \leftarrow SecFprUrsh((mv_i), (c_i^{[6:1]}))
2: (ym_i) \leftarrow (\neg y_1^{[63:1]}, y_2^{[63:1]}, \cdots, y_n^{[63:1]})
                                                                                             18: (mv_1') \leftarrow (\neg mv_1, mv_2, \cdots, mv_n)
 3: (d_i) \leftarrow \operatorname{SecAdd}((xm_i), (vm_i))
                                                                                             19: (my') \leftarrow \text{SecAdd}((my'), (1, 0, \dots, 0))
 4: (b_i) \leftarrow \text{SecNonzero}(\neg d_1, d_2, \cdots, d_n)
                                                                                             20: (s_i) \leftarrow (-(sx_i \oplus sy_i))
 5: (b'_1) \leftarrow \text{SecNonzero}(\neg (d_1 \oplus (1 \ll 63)), d_2, \cdots, d_n)
                                                                                             21: (my_i) \leftarrow \text{Refresh}((my_i))
 6: (cs_i) \leftarrow \text{SecAnd}((\neg b_1, b_2, \cdots, b_n), (x_i^{(64)}))
                                                                                             22: (my_i') \leftarrow \text{SecAnd}((my_i \oplus my_i'), (s_i))
                                                                                             23: (mv_i) \leftarrow (mv_i \oplus mv_i')
 7: (cs_i) \leftarrow SecOr((cs_i), (d_i^{(64)} \oplus b_i \oplus b_i'))
                                                                                             24: (z_i) \leftarrow \text{SecAdd}((mx_i), (my_i))
 8: (m_i) \leftarrow \text{SecAnd}((x_i \oplus y_i), (-cs_i))
                                                                                             25: (z_i), (ex_i) \leftarrow \text{SecFprNorm64}((z_i), (ex_i))
 9: (x_i) \leftarrow (x_i \oplus m_i), (v_i) \leftarrow (v_i \oplus m_i)
                                                                                             26: (b_i) \leftarrow \text{SecNonzero}((z_i^{[10:1]}))
10: Extract (sx_i), (ex_i), (mx_i) and (sy_i), (ey_i), (my_i) from
                                                                                             27: (z_i) \leftarrow (z_i \gg 9)
      (x_i) and (y_i), respectively.
                                                                                             28: (z_i^{(1)}) \leftarrow (b_i)
11: (mx_i) \leftarrow (mx_i \ll 3), (my_i) \leftarrow (my_i \ll 3)
12: (ex_i) \leftarrow B2A((ex_i)), (ev_i) \leftarrow B2A((ev_i))
                                                                                             29: ex_1 \leftarrow ex_1 + 9
                                                                                             30: return SecFPR(Refresh((sx_i)), (ex_i), (z_i))
13: ex_1 \leftarrow ex_1 - 1078, ev_1 \leftarrow ev_1 - 1078.
```