### Lab1 Report

### 110061217 王彥智

1. Show the code that you use to program configuration address ['h3000 5000]

2. Explain why "By programming configuration address ['h3000\_5000], signal user\_prj\_sel[4:0] will change accordingly"?

endtask

```
begin
        case (wb_fsm_reg)
               wb_fsm_idle:
               begin
                       wbs_ack_o <= 1'b0;
                       wbs_rdata_o <= 32'h0;
                       if ( !wbs_ack_o ) begin
                              if ( wbs_cyc && wbs_stb ) begin
                                      wb_axi_request <= 1'b1;
                                      wb_axi_request_rw <= wbs_we;
                                      wb_axi_request_add <= wbs_adr;
                                                                            //Latch wbs_adr
                                      if ( wbs we ) begin
                                                                            //Latch wbs_wdata;
                                             wb_axi_wdata <= wbs_wdata;
                                              wb_axi_wstrb <= wbs_sel;
                                      wb_fsm_reg <= wb_fsm_inprogress;
                              end
                       end
               end
                                        Figure 1
                            reg axi_grant_o_reg = 1'b0;
assign m_axi_request_add = axi_grant_o_reg ? f_axi_request_add : wb_axi_request_add;
```

Figure 2

```
if ( !axi_reset_n )
                        cc aa enable o <= 1'b0;
                         cc_as_enable_o <= 1'b0;
cc_is_enable_o <= 1'b0;
                         cc la enable o <= 1'b0;
                        cc_up_enable_o <= 1'b0;
cc_enable <= 1'b0;
cc_sub_enable <= 1'b0;
                 end else
                        cc_aa_enable_o <= ( m_axi_request_add[31:12] == 20'h30002 )? 1'b1 : 1'b0;
cc_as_enable_o <= ( m_axi_request_add[31:12] == 20'h30004 )? 1'b1 : 1'b0;
cc_is_enable_o <= ( m_axi_request_add[31:12] == 20'h30003 )? 1'b1 : 1'b0;
cc_la_enable_o <= ( m_axi_request_add[31:12] == 20'h30001 )? 1'b1 : 1'b0;
cc_up_enable_o <= ( m_axi_request_add[31:12] == 20'h30001 )? 1'b1 : 1'b0;
cc_enable <= ( m_axi_request_add[31:12] == 20'h30005 )? 1'b1 : 1'b0;
cc_enable <= ( (m_axi_request_add[31:12] >= 20'h30005 )? 1'b1 : 1'b0;
                                                                   Figure 3
                          assign cc axi awvalid = axi awvalid && cc enable;
                          assign cc axi wvalid = axi wvalid && cc enable;
                                                                   Figure 4
           // Always for AXI-Lite CC Slave response //
           always @ ( posedge axi_clk or negedge axi_reset_n )
           beain
                       if ( !axi_reset_n ) begin
                                  user_prj_sel_o <= 5'b0;
                       end else begin
                                  if ( cc_axi_awvalid && cc_axi_wvalid ) begin
                                             if (axi_awaddr[11:0] == 12'h000 && (axi_wstrb[0] == 1) ) begin //offset 0
                                                         user_prj_sel_o <= axi_wdata[4:0];</pre>
                                             end
                                             else begin
                                                         user_prj_sel_o <= user_prj_sel_o;
                                  end
                      end
           end
endmodule
```

Figure 5

assign user\_prj\_sel = user\_prj\_sel\_o;

### Figure 6

In figure 1, we can see when wbs\_fsm\_reg is wbs\_fsm\_idle (wbs\_fsm\_reg is reset to wbs\_fsm\_idle), wb\_axi\_request\_add is assigned to wbs\_addr. In figure 2, since axi\_grant\_o\_reg is 0, m\_axi\_request\_add is assigned to wb\_axi\_request\_add. In figure 3, when m\_axi\_request\_add[31:12] is 30005, cc\_anable is assigned to 1. In figure4, when cc\_enable is 1, cc\_axi\_awvalid and cc\_axi\_wvalid are assigned to 1 (since axi\_awvalid and axi\_wvalid are 1). In figure 5, when cc\_axi\_awvalid and cc\_axi\_wvalid are 1 and the axi\_waddr offset is 0, user\_prj\_sel\_o is assigned to axi\_wdata. In figure 6, we can see that user\_prj\_sel is assigned to user\_prj\_sel\_o. Therefore, we know that when wbs\_addr is 3000\_5000, user\_prj\_sel value is decided

by axi\_wdata, so by programming configuration address ['h3000\_5000], signal user prj sel[4:0] will change accordingly.

3. Briefly describe how you do FIR initialization (tap parameter, length) from SOC side.

```
$display("FIR Test1: FIR initialization from SOC side");
              // write data len
              soc_up_cfg_write(12'h10, 4'b0001, 32'd64);
              // write coef.
              for (i = 0; i < 11; i = i + 1) begin
                          soc_up_cfg_write(12'h20+4*i, 4'b0001, coef[i]);
              // write ap_start to start fir
              soc_up_cfg_write(12'h00, 4'b0001, 1);
                                                   Figure 7
task soc_up_cfg_write;
       input [11:0] offset;
input [3:0] sel;
input [31:0] data;
                                     //4K range
       begin
              @ (posedge soc_coreclk);
              wbs_adr <= UP_BASE;
wbs_adr[11:2] <= offset[11:2];
                                                 //only provide DW address
              wbs_wdata <= data;
              wbs_sel <= sel;
wbs_cyc <= 1'b1;
wbs_stb <= 1'b1;
              wbs_we <= 1'b1;
$display("wait ack");</pre>
              @(posedge soc_coreclk);
while(wbs_ack==0) begin
                      @(posedge soc_coreclk);
              $display($time, "=> soc_up_cfg_write : wbs_adr=%x, wbs_sel=%b, wbs_wdata=%x", wbs_adr, wbs_sel, wbs_wdata);
endtask
```

Figure 8

Write data length and coefficient to correspond address. In reference FIR, ap\_control signal is written at 32'h3000\_0000, data\_length is written at 32'h3000\_0010 and coefficients are written from 32'h3000\_020.

| Target Module  | Address range | Enable signal |  |
|----------------|---------------|---------------|--|
| User Projects  | 32'h3000_0xxx | cc_up_enable  |  |
| Logic Analyzer | 32'h3000_1xxx | cc_la_enable  |  |
| Axis_Axilite   | 32'h3000_2xxx | cc_aa_enable  |  |
| IO_Serdes      | 32'h3000_3xxx | cc is enable  |  |
| Axis Switch    | 32'h3000_4xxx | cc_as_enable  |  |
| Config Control | 32'h3000 5xxx |               |  |

Table 1. Address mapping in Lab1

```
if(awaddr==12'h00) begin
    next state=AXI Lite WAIT;
    tap_EN_reg = 0;
    tap_WE_reg = 4'd0;
    tap_Di_reg = 0;
    tap_A_reg = 0;
    next_ap_idle_done_start=wdata[3:0];
    next_data_length=data_length;
end
else if(awaddr==12'h10) begin
    next_state=AXI_Lite_WAIT;
    tap EN reg = 0;
    tap_WE_reg = 4'd0;
    tap_Di_reg = 0;
    tap_A_reg = 0;
    next_ap_idle_done_start=ap_idle_done_start;
    next_data_length=wdata;
end
else begin
    next_state=AXI_Lite_WRITE;
    tap_EN_reg = 0;
    tap_WE_reg = 4'b1111;
    tap_Di_reg = wdata;
    tap_A_reg = awaddr-12'h20;
    next_ap_idle_done_start=ap_idle_done_start;
    next_data_length=data_length;
end
```

Figure 9. Address mapping in reference FIR

4. Briefly describe how you do FIR initialization (tap parameter, length) from FPGA side.

Figure 10

```
task fpga to soc cfg write;
     input [27:0]addr;
     input [31:0]data;
     begin
     @ (posedge fpga_coreclk);
                    fpga_axilite_write_req(addr, 4'b0001, data);
                    repeat(100) @ (posedge soc_coreclk); //TODO fpga wait for write to soc
 endtask
        task fpga_axilite_write_req;
                input [27:0] address;
                input [3:0] BE;
                input [31:0] data;
                begin
                        fpga_as_is_tdata[27:0] <= address;</pre>
                                                              //for axilite write address phase
                        fpga_as_is_tdata[31:28] <= BE;</pre>
                        $strobe($time, "=> fpga_axilite_write_req in address phase = %x - tvalid",
fpga_as_is_tdata);
                        `ifdef USER_PROJECT_SIDEBAND_SUPPORT
                               fpga_as_is_tupsb <= 5'b00000;
                        `endif
                        fpga_as_is_tstrb <= 4'b0000;
fpga_as_is_tkeep <= 4'b0000;</pre>
                        fpga_as_is_tid <= TID_DN_AA;</pre>
                                                                //target to Axis-Axilite
                        fpga_as_is_tuser <= TUSER_AXILITE_WRITE;</pre>
                                                                               //for axilite write req
                        fpga_as_is_tlast <= 1'b0;</pre>
                        fpga_as_is_tvalid <= 1;</pre>
                        @ (posedge fpga coreclk);
                        while (fpga_is_as_tready == 0) begin
                                                                        // wait util fpga is as tready == 1
then change data
                                        @ (posedge fpga_coreclk);
                        $display($time, "=> fpga_axilite_write_req in address phase = %x - transfer",
fpga_as_is_tdata);
                        fpga_as_is_tdata <= data;</pre>
                                                        //for axilite write data phase
                        $strobe($time, "=> fpga_axilite_write_req in data phase = %x - tvalid",
fpga_as_is_tdata);
                        `ifdef USER PROJECT SIDEBAND SUPPORT
                               fpga_as_is_tupsb <= 5'b00000;
                        `endif
                        fpga_as_is_tstrb <= 4'b0000;</pre>
                        fpga_as_is_tkeep <= 4'b0000;</pre>
                                                                //target to Axis-Axilite
                        fpga_as_is_tid <= TID_DN_AA;</pre>
                        fpga_as_is_tuser <= TUSER_AXILITE_WRITE;</pre>
                                                                              //for axilite write req
                        fpga_as_is_tlast <= 1'b1;</pre>
                                                               //tlast = 1
                        fpga_as_is_tvalid <= 1;</pre>
                        @ (posedge fpga_coreclk);
                        while (fpga_is_as_tready == 0) begin
                                                                        // wait util fpga_is_as_tready == 1
then change data
                                        @ (posedge fpga_coreclk);
                        $display($time, "=> fpga_axilite_write_req in data phase = %x - transfer",
fpga_as_is_tdata);
                        fpga_as_is_tvalid <= 0;</pre>
               end
        endtask
```

Figure 11. fpga to soc cfg write

```
localparam TUSER_AXIS = 2'b00;
localparam TUSER_AXILITE_WRITE = 2'b01;
localparam TUSER_AXILITE_READ_REQ = 2'b10;
localparam TUSER_AXILITE_READ_CPL = 2'b11;
localparam TID_DN_UP = 2'b00;
localparam TID_DN_AA = 2'b01;
localparam TID_UP_UP = 2'b00;
localparam TID_UP_AA = 2'b01;
localparam TID_UP_LA = 2'b01;
```

Figure 12. local parameters

Since there is only axi\_stream in FPGA side, we need to use AXIS/AXIL module in FSIC to transform axi\_stram protocol to axi\_lite protocol. First we set fpga\_as\_is\_tid to TID\_DN\_AA, so we can target to axis-axilite module and then we set fpga\_as\_is\_tuser to TUSER\_AXILITE\_WRITE, so we can write address and data to axis-axilite module. Besides, TAD needs two T. 1st T is the Byte\_enable and address and 2nd T is the Data.

5. Briefly describe how you feed in X data from FPGA side.

```
task fpga_x_stream_in;
         ifdef USER_PROJECT_SIDEBAND_SUPPORT
        reg [pUSER_PROJECT_SIDEBAND_WIDTH-1:0]upsb;
        begin
               soc_to_fpga_axis_expect_count=0;
               @ (posedge fpga_coreclk);
                fpga_as_is_tready <= 1;</pre>
               for (j = 0; j < 64; j++)begin
                soc_to_fpga_axis_expect_count<=soc_to_fpga_axis_expect_count+1;</pre>
                    ifdef USER_PROJECT_SIDEBAND_SUPPORT
                    fpga_axis_req_FIR(j, TID_DN_UP, 0, upsb);
                                                                       //target to User Project
                    fpga_axis_req_FIR(j, TID_DN_UP, 0);
                                                                       //target to User Project
                    endif
               $display($time, "=> FIR x done");
        end
```

Figure 13. fpga x stream in

```
task fpga_axis_req_FIR;
                input [31:0] data;
                input [1:0] tid;
                               //o ffor noram, 1 for random data
                input mode;
                `ifdef USER_PROJECT_SIDEBAND_SUPPORT
                input [pUSER_PROJECT_SIDEBAND_WIDTH-1:0] upsb;
                endif
                reg [31:0] tdata;
                `ifdef USER_PROJECT_SIDEBAND_SUPPORT
                        reg [pUSER_PROJECT_SIDEBAND_WIDTH-1:0]tupsb;
               reg [3:0] tstrb;
                reg [3:0] tkeep;
               reg tlast;
                reg [31:0] exp data;
               begin
                        if (mode) begin
                                                        //for random data
                                tdata = $random:
                                ifdef USER_PROJECT_SIDEBAND_SUPPORT
                                        tupsb = $random;
                                `endif
                                tstrb = $random;
                                tkeep = $random;
                               tlast = Srandom:
                                 exp_data = tdata;
                        end
                        else begin
                                tdata = data;
                                ifdef USER_PROJECT_SIDEBAND_SUPPORT
                                        //tupsb = 5'b00000;
                                        //tupsb = tdata[4:0];
                                         tupsb = upsb;
                                `endif
                               tstrb = 4'b0000;
                                tkeep = 4'b0000;
                                //tstrb = 4'b1111;
                                //tkeep = 4'b1111;
                                tlast = (data==63)?1'b1:1'b0;
                                                                 //set tlast = eol
                                 //exp_data = {tst_img_out_buf[idx3+3], tst_img_out_buf[idx3+2],
tst_img_out_buf[idx3+1], tst_img_out_buf[idx3+0]};
                        end
                        `ifdef USER_PROJECT_SIDEBAND_SUPPORT
                               fpga_as_is_tupsb <= tupsb;</pre>
                        `endif
                        fpga_as_is_tstrb <= tstrb;</pre>
                        fpga_as_is_tkeep <= tkeep;
                        fpga_as_is_tlast <= tlast;</pre>
                        fpga_as_is_tdata <= tdata;
                                                        //for axis write data
                         ifdef USER_PROJECT_SIDEBAND_SUPPORT
                               $strobe($time, "=> fpga_axis_req send data,data = %x", fpga_as_is_tdata);
                        `else
                               $strobe($time, "=> fpga_axis_req send data,data = %x", fpga_as_is_tdata);
                        `endif
                        fpga_as_is_tid <= tid;</pre>
                                                                //set target
                        fpga_as_is_tuser <= TUSER_AXIS;
                                                                        //for axis req
                        fpga_as_is_tvalid <= 1;</pre>
                        soc_to_fpga_axis_expect_count <= soc_to_fpga_axis_expect_count+1;</pre>
                        @ (posedge fpga_coreclk);
                        while (fpga_is_as_tready == 0) begin
                                                                        // wait util fpga_is_as_tready == 1
then change data
                                        @ (posedge fpga_coreclk);
                        fpga_as_is_tvalid <= 0;</pre>
               end
       endtask
```

Figure 13. fpga\_axis\_req\_FIR

Same as doing FIR initialization from FPGA side. First we set fpga\_as\_is\_tid to TID\_DN\_UP(2'b00), so we can target to the current active project module (FIR) and

then we set fpga\_as\_is\_tuser to TUSER\_AXIS(2'b00), so we can do data payload for axis transection.

# Routing: TID<1:0> Definition (used by Axis-switch AS)

| Direction  | TID[1:0] | Source Module                                                        | Destination Module                                                   |
|------------|----------|----------------------------------------------------------------------|----------------------------------------------------------------------|
| Downstream | 00       | User DMA (M_AXIS_MM2S) in remote host (option extended user project) | User Project - the current active user project                       |
| Downstream | 01       | Axilite Master R/W in remote host (include Mail box write)           | Axis-Axilite (include Mail box)                                      |
| Upstream   | 00       | User Project - the current active user project                       | User DMA (S_AXIS_S2MM) in remote host (option extended user project) |
| Upstream   | 01       | Axis-Axilite (for Mail box)                                          | Axilite slave in remote host (for mail box write)                    |
| Upstream   | 10       | Logic Analyzer                                                       | Logic Analyzer data receiver - DMA (S_AXIS_S2MM) in remote host      |

Figure 15. Routing table

# Transaction Table - TUSER<1:0> Definition

| TUSER<1:0> | # of T | Transaction Type                                                                                                                                                                                                                                                             |
|------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00         | n      | Data payload for axis transaction. Limitation: all User pojects Data payload in axis MUST <= Max_axis_Data_payload(=32)                                                                                                                                                      |
| 01         | 2      | Axilite write transaction Address + Data. (TAD)  1st T is the Byte-enable + address, i.e. {BE[3:0],ADDR[27:0]},  2nd T is the Data[31:0]. Note: Axilite write transaction only support 1T in data phase.                                                                     |
| 10         | 1      | Axilite read Command (Address Phase). TAD<31:0> is the address ADDR[31:0]                                                                                                                                                                                                    |
| 11         | 1      | Axilite read Completion (Data Phase). TAD<31:0> is the return data DATA[31:0].  1. Axilite read transaction only support 1T in data phase (Axilite read Completion).  2. If Axilite read Command is Upstream then the Axilite read Completion is Downstream, and vice versa. |

Figure 14. transaction table

6. Briefly describe how you get output Y data from in testbench, and how to do comparisons with golden values.

```
// check FPGA side AXI_stream data out
      while (soc_to_fpga_axis_captured_count != 64) begin
                          @ (posedge fpga_coreclk);
      if ((soc_to_fpga_axis_captured[0][31:0] == 0) && (soc_to_fpga_axis_captured[63][31:0] == 10614)) begin
                          $display($time, "=> Test1 PASS");
      end
      else begin
                          $display($time, "=> Test1 FAIL");
                          error_cnt = error_cnt + 1;
      $display("-----");
                                                                                                                             Figure 15
      reg soc_to_fpga_axis_event_triggered;
socto fpga_axis_captured_count == fpga_axis_test_length) && isoc_to_fpga_axis_event_triggered) begin

if ((soc_to_fpga_axis_captured_count == fpga_axis_test_length) && isoc_to_fpga_axis_event_triggered) begin

soc_to_fpga_axis_event_triggered = 1;

else

if (fpga_ts_as_tvalid == 1 && fpga_ts_as_tid == TID_UP_UP && fpga_ts_as_tueer == TUSER_AXIS) begin

sol_to_fpga_axis_event_triggered = 1;

else

if (fpga_ts_as_tvalid == 1 && fpga_ts_as_tid == TID_UP_UP && fpga_ts_as_tueer == TUSER_AXIS) begin

sol_to_fpga_axis_count_sol_to_fpga_axis_sol_to_fpga_axis_captured_count_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_axis_sol_to_fpga_
assignment

Sdisplay(Stine, "a> get soc to foga_axis af : soc to foga_axis captured count&d, soc to foga_axis captured(%d) **xx, foga_is_as_tstrb**xx,

foga_is_as_tkeep=%x , foga_is_as_tlast**xx, foga_is_as_tdata**x*, soc to foga_axis_captured_count, soc to foga_axis_captured_count as coc to foga_axis_captured_count**;
                                           #0 -> soc_to_fpga_axis_event;
soc_to_fpga_axis_event_triggered = 1;
                                                                                                                             Figure 16
                                               reg [(4+4+1+32-1):0] soc_to_fpga_axis_captured[127:0];
 soc to fpga axis captured[soc to fpga axis captured count] =
 {fpga_is_as_tupsb, fpga_is_as_tstrb, fpga_is_as_tkeep , fpga_is_as_tlast, fpga_is_as_tdata};
```

## Figure 17

In figure 16, we can see that it use a infinite while loop to check if there is stream out or not(fpga\_is\_as\_valid == 1 && fpga\_is\_as\_tid == TID\_UP\_UP && fpga\_is\_as\_tuser == TUSER\_AXIS) and then save the captured data in [40]soc\_to\_fpga\_axis\_captured[127:0] and since fpga\_is\_as\_tdata is saved at soc\_to\_fpga\_captured[31:0] so we check soc\_tofpga\_axis\_captured[31:0] to get output y. In figure 15, I only check the first data and final data (63<sup>th</sup>). If they are correct, then the tests pass.

7. Screenshot simulation results printed on screen, to show that your Test1 and Test2 complete successfully.

```
4868s- pet soc to fpga axis be : soc to fpga axis captured count-
ped , fpgals_as_tlatied, fpgals_as_tlatied-moder2fsi
ped , fpgals_as_tlatied-moderafsi
ped , fpgals_as_tlatied
```

Figure 18. Test1 pass

Figure 19. Test2 pass

- 8. Screenshot simulation waveform:
  - a. Configuration cycle.



Figure 20

b. AXI Lite transaction cycles.



Figure 21



Figure 22

c. Stream-in, stream-out.



Figure 23

9. Debug experience. (bug found, and how to fix it)

In test1, I also check Mailbox protocol by modifying task005.

Figure 24. mailbox check

Figure 25. soc aa cfg write

Figure 26. mailbox captured



Figure 27. FSIC modules

I write 32'ha5a5\_a5a5 to cfg\_ctrl module (from soc side) and cfg\_ctrl module send data to mailbox (axis\_axil mdule) by axi\_l. In table 1, we know that axis\_axilite module is mapped at 32'h3000\_2xxx, so I use soc\_aa\_cfj\_write(figure 25) to write the data. After sending the data, same as stream, I use an infinite loop to capture the data(figured 26). If the except value and captured value are different, then report an error.

10. GitHub: https://github.com/kenny0915/Advance System on Chip Lab