# VCO-based Comparator: A Fully Adaptive Noise Scaling Comparator for High-Precision and Low-Power SAR ADCs

Kentaro Yoshioka

Abstract—A VCO-based comparator that automatically adapts its noise performance reflecting the input voltage difference  $(\Delta V_{in})$  is presented. Such adaptive operation significantly reduces the power of high-precision comparators in SAR ADCs.  $\Delta V_{in}$  is integrated as a time difference via the VCO, where the integration continues as long as the time difference is below a certain threshold, defined by the phase detector deadzone. Thus, when  $\Delta V_{in}$  is large, the comparator operates as a low-power delay line-based comparator and with small  $\Delta V_{in}$ , the VCO oscillates to integrate the input signal and suppresses the comparator noise. The required oscillations to complete the comparison are inversely proportional to  $\Delta V_{in},$  realizing fully adaptive noise and power scaling. This paper provides a detailed analysis and specific design guidelines of the VCO comparator. Moreover, the PVT drift tolerance and detailed circuit implementations are deeply discussed as well.

For proof-of-concept, a 13-bit SAR ADC with the proposed VCO-based comparator was fabricated in 65-nm CMOS. By off-chip LMS calibration, the ADC achieves peak SNDR 66 dB at 1 MS/s with peak FoM of 29fJ/conv.-step.

#### I. INTRODUCTION

While the number of sensors around us continues to increase with the advancement of IoT technology, high-precision and low-power ADC circuits are demanded to percept precise environmental information with power-constrained sensors (e.g. battery, environmental power harvesting). In the past decade, there have been significant progress upon reducing the power of successive-approximation-register ADCs (SAR ADCs) due to the fully dynamic operation and CMOS scalability [1]–[6]. On the other hand, most low-power SAR ADCs have a limited dynamic range (SNDR<60dB); wider dynamic range is demanded in order to enable use for variety of sensors and to reduce the burden of the ADC drivers. However, realizing a high-resolution and low-power capacitor digital-to-analog converter (C-DAC) and comparator for the SAR ADC is very challenging.

Conventionally, C-DACs were designed with unit capacitors much larger than the kT/C noise requirement to satisfy the mismatch requirements. Such use of large capacitors not only increased the power but also impacted the ADC driver and reference generation power as well. However, recent researches showed that capacitor matching requirements can be significantly relaxed by fully-digital background calibrations [7]–[10] and unit capacitors can be shrunk to kT/C limitations, greatly reducing the C-DAC power consumption. On the other hand, lowering the comparator noise is more challenging. Since the comparator is the only pure analog component in SAR ADCs, designers face tradeoffs of noise, power consumption, speed, and PVT variation tolerance.



Fig. 1. Comparison of concepts of conventional and proposed low-power comparator designs.

We propose a VCO-based comparator that can fully adapt its noise performance depending on the input voltage difference  $(\Delta V_{in})$ , which minimizes the power consumption of highprecision comparators [11].  $\Delta V_{in}$  is integrated as a time difference via the VCO, where the integration continues as long as the time difference is below a certain threshold, defined by the phase detector deadzone. For large  $\Delta V_{in}$ , the oscillation is terminated within a single cycle, and on the other hand, with small  $\Delta V_{in}$ , the oscillation continues until the integrated time difference exceeds the threshold. The required oscillations to complete the comparison are inversely proportional to  $\Delta V_{in}$ , realizing a fully adaptive noise and power scaling comparator. This integration opens an "eye" (as in high-speed IO circuits) as the VCO oscillation continues, we name this eye-opening technique. Compared to the data-driven-noisereduction (DDNR) comparator [12], which switches between two noise modes based on the comparator's metastable state, the comparator power can ideally be reduced by half.

We demonstrate the concept of the VCO-based comparator with a 13-bit SAR ADC fabricated in 65nm CMOS. The ADC achieves a peak SNDR of 66 dB at 1 MS/s with an FoM of 29 fJ/conv.-step. Since the VCO-based comparator is mainly based on inverters and other simple logic cells, further benefits can be granted by process scaling. To the best of the author's knowledge, the VCO-based comparator is the first comparator to achieve a fully adaptive noise performance reflecting the input differential levels, and comparators based on eye-opening techniques have been used in a variety of low-



Fig. 2. (a)  $\Delta V_{in}$  waveform example during SA conversion. (b)  $\Delta V_{in}$  versus comparator power consumption. (c) Improvement in comparator power consumption



Fig. 3. 2-stage comparator's latch response when  $\Delta V_{in}$  of 2 LSB and 0.5 LSB are given.

power, high-resolution (12-15 bit) SAR ADCs [13]-[23].

This paper expands on ref. [11] with a detailed analysis of the VCO-based comparator, including its operating principle, noise characteristics, detailed circuit implementation, and noise tolerance under PVT variations. The paper is organized as follows: Chapter 2 describes the challenges of conventional high-precision comparators, Chapter 3 describes the principle and analysis of the VCO-based comparator, Chapter 4 describes the circuit implementation, and finally, Chapter 5 presents the measurement results and concludes with a summary.

# II. CONVENTIONAL LOW-POWER LOW-NOISE COMPARATORS

Fig.1(a) shows a typical comparator used in low-power SAR ADCs [24], where a typical design has an input-referred noise (IRN) around 10-bit resolution. Fig.1(b) shows a comparator used in 14-bit SAR ADC [25], the comparator IRN is reduced by cascading preamp stages before the latch. However, as in Fig.2(a), during the successive approximation (SA) conversion  $\Delta V_{in}$  differs each cycle and  $\Delta V_{in}$  <LSB only occurs once, which is when the comparator noise impacts the bit decision. The comparator noise requirement is relaxed at other cycles

and utilizing a low-noise comparator for all of the cycles is inefficient.

To cut down the comparator power, ref. [12] propose a data-driven noise reduction (DDNR) technique, where the comparator triggers majority voting only when the  $\Delta V_{in}$  is sufficiently small by monitoring the comparator metastability [2]. Since the comparator output is decided given the result of N time majority voting, and comparator IRN improves as:

$$V_{voting} = \frac{V_{noise}}{\sqrt{N}} \tag{1}$$

By switching to a low-noise comparator only when the  $\Delta V_{in}$  is small, the total comparator power can be greatly reduced. Ideally, to halve the comparator IRN, 4x much power must be consumed. Therefore, when the power of the 10-bit resolution comparator is normalized as 1, the power of the 13-bit comparator can be described as:

$$P_{13bcomp} = 1 \times 4^{13-10} = 64 \tag{2}$$

Then, the total comparator power of 13-bit SAR ADC without any power reduction techniques will be:

$$P_{total(Fig.1(b))} = 64 \times 13 = 832$$
 (3)

Next, we will assume an ideal DDNR done by a 10-bit comparator, where majority voting is triggered when  $\Delta V_{in}$  is smaller than 4 LSB (corresponding to 11-bit resolution).

$$P_{total(Fig.1(c))} = 64 \times 3 + 1 \times 10 = 202 \tag{4}$$

The analysis shows that comparator power can be reduced by over 1/4 with DDNR.  $\Delta V_{in}$  versus comparator power is shown in Fig.2(b), where the power of the majority voting is plotted in the dashed green line. Since the DDNR comparator can only switch between two noise states, the power consumption jumps up when  $\Delta V_{in}$  falls below 4 LSB. However, for  $\Delta V_{in}$  = 4 LSB, the required comparator noise performance is relaxed and is inefficient to use a comparator with a noise performance of 1 LSB. Thus, the comparison energy can be further reduced if the comparator noise performance can be finely switched reflecting  $\Delta V_{in}$  "on-demand".

If the comparator can sense the  $\Delta V_{in}$  from its metastable time, on-demand noise control can be achieved by adaptively configuring the number of voting counts. However, the metastable time of the voltage domain comparator is corrupted by its noise, and precise metastable time cannot be obtained. For reference, Fig.3 shows the 2-stage comparator's latch response when  $\Delta V_{in}$  of 2 LSB and 0.5 LSB are given. Without any noise, the regeneration time is inversely proportional to  $\Delta V_{in}$  as shown in red. On the other hand, when noise is present, the latch may open early due to noise effects;  $\Delta V_{in}$  cannot be estimated directly from the regeneration time. The only way to reduce such noise is to improve the noise performance of the comparator, which contradicts from our goal of reducing the comparator noise by voting.

We propose a VCO-based comparator that can fully adapt its noise performance reflecting the  $\Delta V_{in}$  condition. Thus, the ideal VCO-based comparator's power will depend on  $\Delta V_{in}$ ,

as shown in Fig.2(b). The systematic VCO-based comparator power consumption in this case can be calculated as:

$$P_{total(Fig,1(d))} = 64 + 16 + 4 + 1 \times 10 = 94$$
 (5)

which is half of that of the DDNR with majority voting (Fig.2(c)). The specific operating principle of the VCO-based comparator is described in the next chapter.

#### III. VCO-BASED COMPARATOR

# A. VCO-based comparator fundamentals

Fig.4 shows the conceptional schematic of the VCO-based comparator. Similar to delay line-based comparators [26], the C-DAC analog voltages( $V_{DACP}$ ,  $V_{DACN}$ ) are given to control the oscillating frequency of the ring oscillator. We utilize a time amplifier (TA) [27] to amplify the time difference between the VCO outputs ( $VCO_P$ ,  $VCO_N$ ). Finally, the TA outputs ( $TA_P$ ,  $TA_N$ ) are connected to the phase detector (PD), which resolves the comparison results.

The lower part of Fig.4 shows the VCO-based comparator operation in the case of large and small  $\Delta V_{in}$ , respectively. In this example, at cycle 1,  $\Delta V_{in}$  is fairly large (>11-bit LSB) where the VCO-based comparator adaptively operates as a delay line-based comparator. When EN rises, the VCOs are "enabled" and pulses start to travel through the ring-VCO inverter cells. The pulses reach the TA and their time difference is amplified. In this case,  $TA_P$  rises faster than  $TA_N$  with sufficient margins and the D-FF-based phase detector resolves the comparison results: CP=1 and CN=0. Once the comparison results are obtained, EN is set down to "disable" the ring-VCO, which resets the ring-VCO phase state and prevents unnecessary oscillations.

Next, the comparator operation with small  $\Delta V_{in}$  (Cycle 2 in Fig.4) is explained. Similarly, EN rise and the pulses transmit through the VCOs. Fig.4(a) and (b) plot the VCO outputs of 50-times transient noise simulation with  $\Delta V_{in}$  of 4 and 1 LSB, respectively. Note that in (b), an "eye" is not opened because the VCO jitter is larger than the input-dependent time difference. In such conditions, the comparator cannot make correct decisions and noise reduction is required.

In VCO-based comparators, the event of small  $\Delta V_{in}$  is detected by exploiting the deadzone property of the D-FF based PD. It is known that D-FFs require a finite setup and hold time to produce an output: if the input time difference between the data and the clock is too short (<9ps in 65nm CMOS), a "deadzone" occur where the output does not respond. As in cycle 2 of Fig.4, when the  $TA_P$  and  $TA_N$  difference is small and within the deadzone, the VCO automatically continues the oscillation (or signal integration) until the time difference is large enough to exceed the deadzone. In Fig.4(c), the TA output exceeds the deadzone after 3 oscillations and "eye-opening" is observed. Such utilization of VCOs and the deadzone allows adaptive configuration of the comparator noise reflecting the  $\Delta V_{in}$  level.

An initial study of the VCO-based comparator's noise reduction is explained with the aid of Fig.5, where the simulation result of the Number of Oscillations (N) vs VCO pulse difference is shown. We can observe that N and pulse

differences have a linear relationship of  $\alpha\Delta V_{in}N$ , where  $\alpha$  is the VCO voltage-time conversion gain. On the other hand, the VCO accumulated jitter is proportional to  $\sqrt{N}$  [28], [29]. In the case of  $\Delta V_{in}=13$ -bit LSB, even though the jitter may be dominant at 1-3 times of oscillation, the signal-dependent pulse difference will overcome the jitter as N increase. The area in gray indicates the deadzone: as long as the pulse difference is within the deadzone, the oscillation will continue. The detailed VCO-based comparator's noise design guide is given in the next section.

# B. Noise design guideline of VCO-based comparators

The most important aspect of designing a high-precision comparator is the noise design; this section discusses the noise design guidelines for VCO-based comparators. Although the noise analysis of VCO-based comparators is described in detail in ref. [13], [14], the comparator design guidelines are not discussed. Designing a VCO-based comparator satisfying a desired noise involves two major steps:

- Firstly, the VCO block is designed as a delay line-based comparator which satisfies a certain noise.
- To obtain the peak noise performance, the VCO-referred deadzone is set by configuring the TA gain.

The first step is to design the VCO block as a delay line-based comparator satisfying a certain noise. Following ref. [30], the jitter of a unit delay stage can be calculated as:

$$jitter_{unit} = \frac{\sqrt{C_L \beta k T}}{I_{DS}}$$
 (6)

where  $\beta$  is the product of  $g_m$ ,  $r_o$ , and noise factor  $\gamma$  and  $I_{DS}$  is the inverter current when  $V_{in} = V_{DD}/2$  and k is Boltzmann's constant. The unit stage's voltage-time conversion gain can be obtained with the analysis in ref. [30] as:

$$Gain = \frac{g_m C_L V_{DD}}{2I_{DS}^2}$$
 (7)

From eq.(6) and (7), the  $N_{inv}$  stage delay line-based comparator  $IRN_{DL}$  with NMOS voltage-time conversion can be derived as:

$$IRN_{DL} = \frac{\sqrt{jitter}}{Gain} = \frac{1}{\sqrt{N_{inv}C_L}} \frac{2I_{DS}\sqrt{2\beta kT}}{V_{DD}g_m}$$
 (8)

As discussed in Fig.5, the VCO-based comparator integrates the signal by oscillation to improve  $IRN_{VCO}$ . The relationship between the number of oscillations N and  $IRN_{VCO}$  is as follows.

$$IRN_{VCO} = \frac{IRN_{DL}}{\sqrt{N}} \tag{9}$$

Fig.6(a) confirms that eq.(9) holds in transient noise simulation. Note that the state at the N = 1 is equivalent to  $IRN_{DL}$ .

Next, we show that VCO-based comparator noise can be configured by tuning the VCO-referred deadzone. First of all, due to the time amplifier, the deadzone seen from the VCO output  $(t_{dzvco})$  is compressed by the TA gain  $G_{TA}$ .

$$t_{dzvco} = \frac{t_{dz}}{G_{TA}} \tag{10}$$



Fig. 4. VCO comparator block diagram and its timing chart. (a)-(c) shows the VCO waveform when  $\Delta V_{in}$ =11-bit LSB and 13-bit LSB are given, respectively.

Importantly,  $IRN_{VCO}$  is inversely proportional to the dead-zone, as analyzed in ref. [13], [14]. Thus, from eq.(10), we can derive:

$$IRN_{VCO} \propto \frac{IRN_{DL}}{t_{dzvco}} = \frac{IRN_{DL} \times G_{TA}}{t_{dz}}$$
 (11)

Interestingly, this shows that by tuning  $G_{TA}$ , we can directly tune the VCO-based comparator IRN. Note that directly tuning  $T_{dz}$  is difficult, and tuning  $IRN_{DL}$  has a large impact on the comparator power. On the other hand,  $G_{TA}$  can be easily tuned by the time amplifier's capacitive load without large power overheads and provides great flexibility in the comparator noise design. To confirm eq.(11), we used transient noise simulation and swept  $t_{dzvco}$  by configuring the  $G_{TA}$  and measured  $IRN_{VCO}$  (Fig.6(b)) and simulations matches eq.(11) well. We would also like to note that the actual  $IRN_{VCO}$  includes the noise from TA and PD as well. In our design, the total noise

of TA and PD was about 1/4 of the entire  $IRN_{VCO}$ , so there is no significant deviation from eq.(11).

# C. Power-speed tradeoff analysis

The VCO-based comparator can be viewed as a comparator that essentially trades speed for power. To analyze this point in-depth, the comparator power and speed when  $IRN_{DL}$  is swept are summarized in Fig.7. Here, to simplify the analysis, the comparator power and speed are calculated from the results of SA operations in a system simulation in which the VCO-based comparator is adapted to a 13-bit SAR ADC.

If  $IRN_{DL}$  has a noise performance of 13-bit LSB level, the comparator ideally has almost no oscillation and operates similarly to the low-noise comparator in Fig. 1(b); the speed is excelling but is power-hungry. The power consumption can be greatly reduced by lowering  $IRN_{DL}$  to 12-bit and 11-bit and



Fig. 5. Principle of the eye-opening operation is shown, where the signal-dependent time difference outperforms the accumulated jitter as the oscillation continues.



Fig. 6. (a) Number of oscillations versus  $IRN_{VCO}$  is shown, comparing eq.(9) and noise simulation results. (b)  $t_{dzVCO}$  versus  $IRN_{VCO}$  is shown, comparing eq.(11) and noise simulation results.



Fig. 7. Simulated results for  $IRN_{DL}$  versus comparator power and speed, respectively. The VCO-based comparator essentially trades speed for power, and  $IRN_{DL}$ =11-bit level provides a good balance between speed and power.

adapting eye-opening operations. On the other hand, the time required for a small  $V_{in}$  comparison becomes longer and the comparator speed decreases. The point where  $IRN_{DL}$ =11-bit LSB has an excellent power-speed trade-off balance and was also adopted in our prototype design: the comparator power can be reduced to 1/8 of that when  $IRN_{DL}$ =13-bit

LSB and the comparator speed is twice as long as the penalty. If  $IRN_{DL}$  is further relaxed, the power reduction effect is saturated and the benefit is small. For example, if  $IRN_{DL}$ =10-bit LSB, the power consumption can be further reduced by 25%, but the speed will be degraded by a factor of 3.

# D. PVT drift resistance



Fig. 8. Simulated  $IRN_{VCO}$  characteristics throughout the PVT variation.

One of the major issues in high-precision comparators is the noise drift due to PVT variations. In general, comparator noise records its worst value at FF high-temperature corners where current and thermal noise increase and it is necessary to suppress the noise under these conditions. In this section, we show that the VCO-based comparator suppresses the noise drift due to PVT variation by exploiting the PVT vs.  $g_m$  dependence of the time amplifier.

Eq. (8) shows that at FF high-temperature,  $IRN_{DL}$  worsens as in normal comparators. Interestingly, since  $G_{TA}$  is inversely proportional to  $g_m$ , the time amplification gain becomes smaller under FF high-temperature conditions. Thus, the VCO-referred deadzone becomes smaller, which is a shift that improves the IRN of the VCO-based comparator according to eq.(11). As a result,  $IRN_{DL}$  and  $G_{TA}$  cancels each other out, and the noise growth at FF conditions can be suppressed. The simulated  $IRN_{VCO}$  with PVT variations is shown in Fig.8. Even under the most severe FF high-temperature conditions, the IRN increases only 18% compared to TT conditions. On the other hand, the noise worsens at SS corners as well, due to the increase in  $G_{TA}$ . We would like to note that even under this condition, the IRN increase was about 20% compared to TT conditions.

# E. Metastability detection

Since the comparator accuracy is proportional to the metastable time, high-precision comparators have the risk of conversion errors in asynchronous SAR ADCs and thus, metastable detection is necessary. Conventional comparators often implement metastable detection by directly monitoring the comparison time, but these have a large PVT dependency and require calibration [2].

On the other hand, a VCO-based comparator intrinsically has a metastable detecting function which does not require



Fig. 9. Our proof-of-concept 13-bit SAR ADC architecture. The C-DAC non-linearity is calibrated with off-chip software, using perturbation injection [7].

PVT calibration. In the case of metastability, the VCO time difference remains within the deadzone and the VCO continues to oscillate. Therefore, metastable detection can be achieved by simply counting the number of oscillations. In our design, the number of VCO oscillations is monitored by a counter circuit, and when the number of oscillations exceeds 10 times, metastability is detected and a random result is stored. By using this intrinsic metastability detection of VCO-based comparators, we can implement e.g. additional bit judgment [2], [13] and DAC calibration [20] with less PVT dependency.

## IV. CIRCUIT IMPLEMENTATIONS

# A. 13-bit SAR ADC implementation

To demonstrate the high-accuracy VCO-based comparator, we design a proof-of-concept 13-bit low-power SAR ADC. The entire 13-bit SAR ADC architecture is shown in Fig.9. To cut down the C-DAC power, we utilize a sub-binary C-DAC with perturbation logic for LMS calibration as in ref. [7]. The C-DAC has 2-bit redundancy implemented with a sub-binary radix of 1.82. To suppress the noise of C-DAC buffers, filtering capacitors [31] are provided until the 5th MSB bit. Unit capacitor (C) of 0.5fF was chosen to meet the kT/C noise requirements.

To cancel the capacitor mismatch effect, perturbation-based digital calibration [7] is employed. When the calibration is active, two conversions are resolved for the same sample. The conversions are perturbed with an offset of  $\pm \delta$  injected before the SA cycle starts. The perturbation injecting capacitor is 20C as shown in Fig.9. After the first conversion ends, the perturbation signal is inverted so that it will inject with different polarity. In this work, the LMS calibration engine was implemented fully off-chip.

#### B. VCO-based comparator with multiple noise modes

High-precision SAR ADCs are often designed with redundancy to mitigate the effects of C-DAC and reference settling. Since the comparator noise requirements differ according to the SA cycles, it is useful if the comparator noise mode can be digitally configured. Our 13-bit SAR ADC holds 2-bit



Fig. 10. The complete VCO-based comparator schematic. The comparator switches to 3 noise mode depending on the SA cycle with simple CMOS switches.

redundancy: since redundancy is assigned to each bit, even if a judgment error occurs in the upper MSB bits, errors can be corrected with fine bit decisions in the LSB comparisons [32]. For example, the upper 5 bits can tolerate a decision error equivalent to 200 LSBs. It would be a waste of energy to use a VCO-based comparator with LSB-level accuracy in the MSBs.

As in Fig.10, we propose a VCO-based comparator with digitally configurable noise performance. The main idea is to use a delay line-based comparator with a feed-forward latch to minimize power consumption during MSB comparisons, where accuracy is not required. During LSB comparisons, we switch to a VCO-based comparator with deadzone PDs. A simple switching circuit allows the VCO-based comparator with three noise modes, and the specific implementation is as follows:

 MSB mode (first 5 SA cycles): Operates as a simple 3-stage delay line, since it can tolerate large judgment errors. IRN:2mVpp.



Fig. 11. Ring-VCO transistor schematic.

- MID mode (middle 5 SA cycles): Operates as an 11-stage delay line. IRN:240uVpp.
- LSB mode (last 5 SA cycles): 11-stage VCO operation as described in Chapter 3. IRN:75uVpp.

In the MSB and MID modes, latch-based PD is used to force decisions with positive feedback. Such PDs are noisier, but do not have deadzones, and are power-efficient. In our implementation, since multiple latches are used, different offsets will be generated depending on the cycle. These offsets are absorbed by the redundancy of the SAR ADC, and the mismatch-related latch offsets are designed to be within the redundancy range.

# C. VCO and Time Amp. designs

Finally, we describe the design of the VCO cell and time amplifier. As shown in Fig.11, the VCO cell achieves voltagetime conversion by binding the NMOS side of the inverter in a current-starving fashion. There is an important power-speed tradeoff in the design of VCO comparators. The PMOS side can also be current-starved to increase the VCO voltage-time conversion gain [19] [30], which will significantly improve the comparator noise performance and ADC power efficiency. However, when the PMOS is also tied, the VCO oscillation frequency drops significantly. In our design, the NMOS+PMOS tied VCO failed to meet our target of 1MS/s SAR ADC operation and such design choice was not taken.

The VCO in this design is designed to oscillate at 600MHz with  $V_{DD}$ =1.2V and a common-mode voltage of 500mV is given, which is a sufficient speed for 1MS/s SAR ADCs. While the tail NMOS  $g_m$  should be maximized to suppress noise, the gate leakage currents contributed to the accuracy degradation in our design. Thus, the L sizing was increased to mitigate this effect.

Our time amplifier is designed based on ref. [27], and the schematics and simulated amplification characteristics are shown in Fig.12. Although nonlinearity is noticeable, it does not affect the accuracy of the comparator as long as the monotonicity is maintained. Following ref. [27],  $G_{TA}$  is given by:

$$G_{TA} = \frac{2C_L}{g_m T_{off}} \tag{12}$$



Fig. 12. (a) Time amplifier schematic based on ref. [30]. (b) Simulated amplification characteristics.

As mentioned in the previous section, under FF high-temperature conditions  $G_{TA}$  drops, since the gain is inversely proportional to  $g_m$ . In this design, the gain at TT condition is designed to be 8 by tuning  $T_{off}$  and the load capacitance. Moreover, while not implemented in this design,  $G_{TA}$  can be easily configured by digitally switching  $C_L$ . By such mechanisms, we can digitally control the noise performance of the VCO-based comparator and such configuration can become useful when designing ADCs for multiple resolution modes [12].

# V. EXPERIMENT RESULTS

The SAR ADC was fabricated in 65-nm CMOS and Fig.13 shows the chip micrograph and a performance summary. Fig.14 shows the result of 16384-FFT before and after LMS calibration. The two FFT results were lead using the same raw data, but different bit weighting was used: the prior uses the weighting as in the schematic, and the latter uses weighting derived via LMS calibration. Therefore, the noise situation is the same. Even though we do not add any tuning to the VCO-based comparator in this design, fine noise performance was achieved.

Fig.15 shows the LMS calibration iteration versus the error convergence. With sufficient hyper-parameters, the LMS engine requires about 5000 iterations for convergence. After the convergence, the perturbation injection can be stopped to



| Technology [nm]             | 65                          |  |  |  |
|-----------------------------|-----------------------------|--|--|--|
| Power Supply [V]            | 0.85                        |  |  |  |
| ADC Area [mm²]              | 0.027                       |  |  |  |
| Resolution                  | 13 (w/ 2 bit<br>redundancy) |  |  |  |
| fs [kHz]                    | 1024                        |  |  |  |
| Signal Swing [Vpp]          | 0.7                         |  |  |  |
| SNDR @Peak/<br>@Nyq [dB]    | 66.4 / 64.4                 |  |  |  |
| Power [uW]                  | 42                          |  |  |  |
| FoM @LF/<br>@Nyq [fJ/conv.] | 27 / 31                     |  |  |  |
| Calibration                 | Offchip                     |  |  |  |

Fig. 13. Chip micrograph and performance summary of the ADC.



Fig. 14. 16384 FFT results before and after LMS calibration.

save power. We would like to note that the power consumption shown in Fig.13 is measured when the perturbation injection is turned off. If the LMS calibration engine was to be implemented on-chip and run background, we expect that the total ADC power consumption will increase 3x.

We plot fs and fin versus SNDR respectively in Fig.16. Since the VCO-based comparator is mostly digital, low voltage operation was easily accomplished. All of the measurements



Fig. 15. LMS calibration error convergence. With sufficient hyper-parameter settings, the C-DAC linearity reaches 12-bit level by 5000 iterations.



Fig. 16. Measured fin and fs versus SNDR characteristics, respectively.



Fig. 17. (a) Simulated power breakdown of the ADC. (b) Simulated power breakdown of the VCO comparator

have been carried out with a single supply voltage of 0.85V. At 1.2V supply, the ADC achieves similar SNDR performance and extends fs to 10MS/s, but with a worsened power efficiency. In addition, we must be careful of the signal common-mode voltage  $(V_{CM})$  since this directly impacts the inverter's  $I_{DS}$  in eq.(8). When the  $V_{CM}$  was increased beyond 0.5V, degradation in SNDR was observed.

Finally, we conduct a performance comparison with lowpower SAR ADCs in Table I. Our SAR ADC is the first to achieve fully adaptive noise scaling for high-resolution comparators, which opens a new field of research upon further power reduction of the comparator power consumption.

TABLE I
PERFORMANCE COMPARISON BETWEEN LOW-POWER SAR ADCS.

|                            | [8] Liu<br>ISSCC2010 | [12] Harpe<br>ISSCC2013 | [1] Elzakker<br>ISSCC2008 | [30] Lee<br>JSSC 2011 | [13] Ding<br>JSSC 2019 | [19] Shim<br>JSSC 2017    | This<br>work |      |
|----------------------------|----------------------|-------------------------|---------------------------|-----------------------|------------------------|---------------------------|--------------|------|
| Technology<br>[nm]         | 130                  | 65                      | 65                        | 180                   | 40                     | 40                        | 65           |      |
| Comparator<br>Architecture | 2-stage              | DDNR                    | 2-stage                   | Delay line            | VCO                    | VCO<br>(Edge-<br>pursuit) | vco          |      |
| Input range<br>[Vpp]       | N.A.                 | N.A.                    | N.A.                      | 1.2                   | N.A.                   | 1.8                       | 0.7          |      |
| VDD [V]                    | 1.2                  | 0.8                     | 1                         | 0.6                   | 0.9                    | N.A.                      | 0.85         | 1.2  |
| fs [MS/s]                  | 45                   | 0.04                    | 1                         | 0.1                   | 1                      | 0.02                      | 1            | 10   |
| SNDR [dB]                  | 67                   | 62.5                    | 56.2                      | 57.7                  | 59.1                   | 74.1                      | 64.4         | 64.1 |
| Power [uW]                 | 3000                 | 0.097                   | 1.9                       | 1.3                   | 3.3                    | 1.17                      | 45           | 980  |
| Calibration                | Off-chip             | None                    | None                      | None                  | None                   | On-chip                   | Off-chip     |      |
| FOM<br>[fJ/conv.]          | 36                   | 2.2                     | 4.4                       | 21                    | 4.4                    | 14.1                      | 33           | 71   |

Innovative VCO comparator designs like edge-pursuit comparator (EPC) [19] achieves both higher SNDR and power efficiencies than our design. EPC requires only a single VCO for the comparison and is low-power. However, the VCO must tie both NMOS and PMOS and the VCO oscillation frequency is degraded and the SAR ADC speed is slow (20kS/s).

Fig.17(a) shows the power breakdown of the ADC, where the VCO comparator is 36% of the ADC power, balanced with other blocks. A detailed power breakdown of the VCO comparator is also added in Fig.17(b) for further reference: the VCO itself dominates with 57% of the power, while logic power such as time amp and phase detector is small.

One of the reasons of the worsened FoM (peak of 29fJ/conv.) were the limitations in the measurement environment. Due to the poor IP3 performance of the signal generator, the signal input swing was limited to  $0.7V_{pp}$ , which occupied only half of the SAR ADC input range. The SNDR was limited to 66.4 dB, but achieving full-scale input should further extend the SNDR around 3-4dB without power overheads.

# VI. CONCLUSIONS

To realize a fully adaptive noise scaling comparator, a VCO-based comparator with an eye-opening technique was introduced. Even though the proposed VCO-based comparator was designed for a 13-bit ADC, this comparator can be extended further resolutions by carefully designing the jitter performance and the deadzone, as analyzed in this paper. Moreover, since the VCO-based comparator is mainly based on inverters and other simple logic cells, the comparator receives full benefits from process scaling.

#### REFERENCES

- [1] Michiel Van Elzakker, Ed van Tuijl, Paul Geraedts, Daniël Schinkel, Eric AM Klumperink, and Bram Nauta, "A 10-bit Charge-Redistribution ADC Consuming 1.9uW at 1 MS/s," *IEEE Journal of Solid-State Circuits*, vol. 45, no. 5, pp. 1007–1015, 2010.
- [2] Akira Shikata, Ryota Sekimoto, Tadahiro Kuroda, and Hiroki Ishikuro, "A 0.5 V 1.1 MS/sec 6.3 fJ/conversion-step SAR-ADC with tri-level comparator in 40 nm CMOS," *IEEE Journal of Solid-State Circuits*, vol. 47, no. 4, pp. 1022–1030, 2012.
- [3] Masato Yoshioka, Kiyoshi Ishikawa, Takeshi Takayama, and Sanroku Tsukamoto, "A 10-b 50-MS/s 820uW SAR ADC With On-Chip Digital Calibration," *IEEE transactions on biomedical circuits and systems*, vol. 4, no. 6, pp. 410–416, 2010.
- [4] Kentaro Yoshioka, Akira Shikata, Ryota Sekimoto, Tadahiro Kuroda, and Hiroki Ishikuro, "An 8 bit 0.3–0.8 V 0.2–40 MS/s 2-bit/step SAR ADC with successively activated threshold configuring comparators in 40 nm CMOS," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 23, no. 2, pp. 356–368, 2014.
- [5] Yan Zhu, Chi-Hang Chan, U-Fat Chio, Sai-Weng Sin, U Seng-Pan, Rui Paulo Martins, and Franco Maloberti, "A 10-bit 100-MS/s referencefree SAR ADC in 90 nm CMOS," *IEEE Journal of Solid-State Circuits*, vol. 45, no. 6, pp. 1111–1121, 2010.
- [6] Hung-Yen Tai, Yao-Sheng Hu, Hung-Wei Chen, and Hsin-Shu Chen, "A 0.85 fJ/conversion-step 10b 200kS/s subranging SAR ADC in 40nm CMOS," IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), pp. 196–197, 2014.
- [7] Wenbo Liu, Pingli Huang, and Yun Chiu, "A 12b 22.5/45MS/s 3.0 mW 0.059 mm CMOS SAR ADC achieving over 90dB SFDR," *IEEE International Solid-State Circuits Conference-(ISSCC)*, pp. 380–381, 2010.
- [8] Wenbo Liu, Pingli Huang, and Yun Chiu, "A 12-bit, 45-MS/s, 3-mW redundant successive-approximation-register analog-to-digital converter with digital calibration," *IEEE Journal of Solid-State Circuits*, vol. 46, no. 11, pp. 2661–2672, 2011.
- [9] John A McNeill, Ka Yan Chan, Michael CW Coln, Christopher L David, and Cody Brenneman, "All-digital background calibration of a successive approximation ADC using the "split ADC" architecture," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 58, no. 10, pp. 2355–2365, 2011.
- [10] John McNeill, Michael CW Coln, and Brian J Larivee, "Split ADC" architecture for deterministic digital background calibration of a 16-bit

- 1-MS/s ADC," *IEEE Journal of Solid-State Circuits*, vol. 40, no. 12, pp. 2437–2445, 2005.
- [11] Kentaro Yoshioka and Hiroki Ishikuro, "A 13b SAR ADC with eye-opening VCO based comparator," European Solid State Circuits Conference (ESSCIRC), pp. 411–414, 2014.
- [12] Pieter Harpe, Eugenio Cantatore, and Arthur Van Roermund, "A 10b/12b 40 kS/s SAR ADC with data-driven noise reduction achieving up to 10.1 b ENOB at 2.2 fJ/conversion-step," *IEEE Journal of Solid-State Circuits*, vol. 48, no. 12, pp. 3011–3018, 2013.
- [13] Zhaoming Ding, Xiong Zhou, and Qiang Li, "A 0.5–1.1-V adaptive bypassing SAR ADC utilizing the oscillation-cycle information of a VCO-based comparator," *IEEE Journal of Solid-State Circuits*, vol. 54, no. 4, pp. 968–977, 2019.
- [14] Yanquan Luo and Maurits Ortmanns, "Input Referred Noise of VCO-Based Comparators," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 68, no. 1, pp. 82–86, 2020.
- [15] Sung-En Hsieh, Chen-Che Kao, and Chih-Cheng Hsieh, "A 0.5-V 12-bit SAR ADC using adaptive time-domain comparator with noise optimization," *IEEE Journal of Solid-State Circuits*, vol. 53, no. 10, pp. 2763–2771, 2018.
- [16] Juzhe Li, Xu Liu, Jiahui Liu, Di Zhao, Wenrui Yan, and Chengju Bi, "Design of a High-Precision Time-Domain Comparator," IEEE 13th International Conference on Anti-counterfeiting, Security, and Identification (ASID), pp. 239–243, 2019.
- [17] Kejin Li, Wai-Hong Zhang, Yun Chen, Yan Zhu, Chi-Hang Chan, and Rui Paulo Martins, "A 65.5-dB SNDR 8.1–11.1-nW ECG SAR ADC With Adaptive-Latching OSC-Based Comparator and DAC Calibration," *IEEE Solid-State Circuits Letters*, vol. 3, pp. 482–485, 2020.
- [18] Ahmad AlMarashli, Jens Anders, Joachim Becker, and Maurits Ortmanns, "A Nyquist rate SAR ADC employing incremental Sigma Delta DAC achieving peak SFDR= 107 dB at 80 kS/s," *IEEE Journal of Solid-State Circuits*, vol. 53, no. 5, pp. 1493–1507, 2017.
- [19] Minseob Shim, Seokhyeon Jeong, Paul D Myers, Suyoung Bang, Junhua Shen, Chulwoo Kim, Dennis Sylvester, David Blaauw, and Wanyeong Jung, "Edge-pursuit comparator: An energy-scalable oscillator collapse-based comparator with application in a 74.1 dB SNDR and 20 kS/s 15 b SAR ADC," *IEEE Journal of Solid-State Circuits*, vol. 52, no. 4, pp. 1077–1090, 2017.
- [20] Zheng Zhu, Xiong Zhou, Yuheng Du, Yao Feng, and Qiang Li, "A 14-bit 4-MS/s VCO-based SAR ADC with deep metastability facilitated mismatch calibration," *IEEE Journal of Solid-State Circuits*, vol. 55, no. 6, pp. 1565–1576, 2019.
- [21] Xiangxin Pan, Xiong Zhou, Sheng Chang, Zhaoming Ding, and Qiang Li, "A 12-bit 30-MS/s VCO-based SAR ADC with NOC-assisted multiple adaptive bypass windows," *Journal of Semiconductors*, vol. 41, no. 11, pp. 112401, 2020.
- [22] Jeonghyun Lee, Jooeun Bang, Younghyun Lim, Seyeon Yoo, Yongsun Lee, Taeho Seong, and Jaehyouk Choi, "A Fast-Transient and High-Accuracy, Adaptive-Sampling Digital LDO Using a Single-VCO-Based Edge-Racing Time Quantizer," *IEEE Solid-State Circuits Letters*, vol. 2, no. 12, pp. 305–308, 2019.
- [23] P Vogelmann, Y Luo, MA Mokhtar, and M Ortmanns, "Efficient highresolution nyquist adcs," Next-Generation ADCs, High-Performance Power Management, and Technology Considerations for Advanced Integrated Circuits, pp. 41–57, 2020.
- [24] Masaya Miyahara, Yusuke Asada, Daehwa Paik, and Akira Matsuzawa, "A low-noise self-calibrating dynamic comparator for highspeed ADCs," *IEEE Asian Solid-State Circuits Conference*, pp. 269–272, 2008.
- [25] M Hesener, T Eicher, A Hanneberg, D Herbison, F Kuttner, and H Wenske, "A 14b 40MS/s Redundant SAR ADC with 480MHz Clock in 0.13 um CMOS," *IEEE International Solid-State Circuits Conference*. *Digest of Technical Papers*, pp. 248–600, 2007.
- [26] Andrea Agnes, Edoardo Bonizzoni, Piero Malcovati, and Franco Maloberti, "A 9.4-ENOB 1V 3.8 μW 100kS/s SAR ADC with time-domain comparator," *IEEE International Solid-State Circuits Conference-Digest of Technical Papers*, pp. 246–610, 2008.
- [27] Minjae Lee and Asad A Abidi, "A 9 b, 1.25 ps resolution coarse–fine time-to-digital converter in 90 nm CMOS that amplifies a time residue," *IEEE Journal of solid-state circuits*, vol. 43, no. 4, pp. 769–777, 2008.
- [28] Ali Hajimiri, Sotirios Limotyrakis, and Thomas H Lee, "Jitter and phase noise in ring oscillators," *IEEE Journal of Solid-state circuits*, vol. 34, no. 6, pp. 790–804, 1999.
- [29] Asad A Abidi, "Phase noise and jitter in CMOS ring oscillators," *IEEE Journal of Solid-state Circuits*, vol. 41, no. 8, pp. 1803–1816, 2006.
- [30] Seon-Kyoo Lee, Seung-Jin Park, Hong-June Park, and Jae-Yoon Sim, "A 21 fj/conversion-step 100 ks/s 10-bit adc with a low-noise time-domain

- comparator for low-power sensor interface," *IEEE Journal of Solid-State Circuits*, vol. 46, no. 3, pp. 651–659, 2011.
- [31] Takuji Miki, Takashi Morie, Kazuo Matsukawa, Yoji Bando, Takeshi Okumoto, Koji Obata, Shiro Sakiyama, and Shiro Dosho, "A 4.2 mW 50 MS/s 13 bit CMOS SAR ADC With SNR and SFDR Enhancement Techniques," *IEEE Journal of Solid-State Circuits*, vol. 50, no. 6, pp. 1372–1381, 2015.
- [32] Ron Kapusta, Junhua Shen, Steven Decker, Hongxing Li, Eitake Ibaragi, and Haiyang Zhu, "A 14b 80 MS/s SAR ADC with 73.6 db SNDR in 65 nm CMOS," *IEEE Journal of Solid-State Circuits*, vol. 48, no. 12, pp. 3059–3066, 2013.



Kentaro Yoshioka received his BS, MS, Ph.D degrees from Keio University, Japan. Currently, he is an Assistant Professor at Keio University. He worked with Toshiba during 2014-2021, developing circuitry for WiFi and LiDAR SoCs. During 2017-2018, he had been a visiting scholar at Stanford University, exploring efficient machine learning hardware and algorithms.

Currently, Dr. Yoshioka serves as a technical program member of Symp. VLSI circuits conference. He was the recipient of ASP-DAC 2013 Special

Feature Award, the A-SSCC 2012 Best Design Award, and 1st place winner of Kaggle 2020 Prostate Cancer Grade Assessment (PANDA) Challenge.