



#### Khronos Group SYCL standard

triSYCL Open Source Implementation Ronan Keryell

Xilinx Research Labs

SC 2016

C++

- Direct mapping to hardware
- Zero-overhead abstraction





## Even better with modern C++ (C++14, C++17)

- Huge library improvements
- Simpler syntax

```
std::vector<int> my vector { 1, 2, 3, 4, 5 };
for (auto &e : my vector)
 e += 1:
```

- Automatic type inference for terse generic programming

```
Python 3.x (interpreted):
```

- def add(x, v):

► Same in C++14 but compiled + static compile-time type-checking:

auto add = [] (auto x, auto y) { return x + y; };

std::cout << add("2"s, "3"s) << std::endl; // 23

print(add("2", "3")) # 23 print(add(2, "Boom")) # Fails at run-time :-(

std::cout << add(2, 3) << std::endl:

- return x + yprint(add(2, 3)) # 5

std::cout << add(2, "Boom"s) << std::endl; // Does not compile :-) (SYCL



#### Power wall: the final frontier...

- Current physical limits
  - Power consumption
    - Cannot power-on all the transistors without melting (dark silicon)
    - Accessing memory consumes orders of magnitude more energy than a simple computation
    - Moving data inside a chip costs quite more than a computation
  - Speed of light
    - Accessing memory takes the time of 10<sup>4</sup>+ CPU instructions
    - Even moving data across the chip (cache) is slow at 1+ GHz...



- Specialize architecture
- Use locality & hierarchy
- Massive parallelism
- NUMA & distributed memories
- Power-on only what is required
- Use hardware reconfiguration





#### Xilinx Zynq UltraScale+ MPSoC Overview





# What about C++ for heterogenous computing???

- C++ std::thread is great...
- ...but supposed shared unified memory (SMP) ©
  - ▶ What if accelerator with own separate memory? Not same address space?
  - ▶ What if using distributed memory multi-processor system (MPI...)?
- Extend the concepts...
  - Replace raw unified-memory with buffer objects
  - Define with accessor objects which/how buffers are used
  - Since accessors are already here to define dependencies, no longer need for std:: future/std::promise! ©
  - Add concept of queue to express where to run the task
  - Also add all goodies for massively parallel accelerators (OpenCL/Vulkan/SPIR-V) in clean C++





# Complete example of matrix addition in OpenCL SYCL

```
#include <CL/sycl.hpp>
#include <iostream>
using namespace cl::svcl:
constexpr size t N = 2:
constexpr size t M = 3:
using Matrix = float[N][M];
// Compute sum of matrices a and b into c
int main() {
 Matrix a = \{ \{ 1, 2, 3 \}, \{ 4, 5, 6 \} \};
 Matrix b = \{ \{ 2, 3, 4 \}, \{ 5, 6, 7 \} \};
 Matrix c;
 {// Create a gueue to work on default device
  aueue a:
  // Wrap some buffers around our data
  buffer A { &a[0][0], range { N, M } };
```

```
buffer B { &b[0][0], range { N, M } };
 buffer C { &c[0][0], range { N, M } };
 // Enqueue some computation kernel task
 g.submit([&](handler& cgh) {
  // Define the data used/produced
  auto ka = A.get access<access::mode::read>(cgh);
  auto kb = B.get access<access::mode::read>(cgh);
  auto kc = C.get access<access::mode::write >(cgh);
  // Create & call kernel named "mat add"
  cgh.parallel for < class mat add > (range { N, M },
     [=](id < 2 > i) { kc[i] = ka[i] + kb[i]; }
 }): // End of our commands for this gueue
} // End scope, so wait for the buffers to be releas
// Copy back the buffer data with RAII behaviour.
std::cout << "c[0][2]_=_" << c[0][2] << std::endl;
return 0:
```





#### Asynchronous task graph model

- Change example with initialization kernels instead of host?...
- Theoretical graph of an application described implicitly with kernel tasks using buffers through accessors



Possible schedule by SYCL runtime:



- → Automatic overlap of kernels & communications
  - Even better when looping around in an application
  - Assume it will be translated into pure OpenCL event graph
  - Runtime uses as many threads & OpenCL queues as necessary (GPU synchronous queues, AMD compute rings, AMD DMA rings...)



Task graph programming — the code

```
#include <CL/svcl.hpp>
#include <iostream>
using namespace cl::sycl;
// Size of the matrices
constexpr size t N = 2000;
constexpr size t M = 3000;
int main() {
 { // By sticking all the SYCL work in a {} block, we ensure
    // all SYCL tasks must complete before exiting the block
    // Create a queue to work on default device
    queue q;
    // Create some 2D buffers of float for our matrices
    buffer < double, 2> a({ N, M });
    buffer < double , 2> b({ N, M });
    buffer <double, 2> c({ N, M });
    // Launch a first asynchronous kernel to initialize a
    q.submit([&](auto &cgh) {
        // The kernel write a, so get a write accessor on it
        auto A = a.get access<access::mode::write>(cgh);
        // Enqueue parallel kernel on a N*M 2D iteration space
        cgh.parallel for < class init a > ({ N. M }.
                           [=] (auto index) {
                             A[index] = index[0]*2 + index[1];
     }):
    // Launch an asynchronous kernel to initialize b
   g.submit([&](auto &cgh) {
        // The kernel write b, so get a write accessor on it
        auto B = b.get access<access::mode::write>(cgh):
        /* From the access pattern above, the SYCL runtime detect
           this command group is independent from the first one
           and can be scheduled independently */
        // Enqueue a parallel kernel on a N*M 2D iteration space
```

coh parallel for < class init b > ({ N. M }.

```
[=] (auto index) {
                           B[index] = index[0]*2014 + index[1]*42:
                         });
   }):
  // Launch an asynchronous kernel to compute matrix addition c = a + b
 g. submit([&](auto_&cgh) {
     // In the kernel a and b are read, but c is written
      auto A = a.get access<access::mode::read>(cgh);
     auto B = b.get access<access::mode::read>(cgh):
     auto C = c.get access<access::mode::write>(cgh):
     // From these accessors, the SYCL runtime will ensure that when
      // this kernel is run, the kernels computing a and b completed
      // Enqueue a parallel kernel on a N*M 2D iteration space
     cgh.parallel for < class matrix add > ({ N, M },
                                     [=] (auto index) {
                                       C[index] = A[index] + B[index];
   }):
 /* Request an access to read c from the host-side. The SYCL runtime
    ensures that c is ready when the accessor is returned */
  auto C = c.get_access<access::mode::read, access::target::host_buffer>
  std::cout << std::endl << "Result:" << std::endl:
  for (size t i = 0; i < N; i++)
   for (size t i = 0; i < M; i++)
      // Compare the result to the analytic value
      if (C[i][i] != i*(2 + 2014) + i*(1 + 42)) {
       std::cout << "Wrong_value_" << C[i][j] << "_on_element_"
                  << i << '...' << i << std::endl:
       exit(-1):
std::cout << "Good computation!" << std::endl;
return 0:
```

#### Remember the OpenCL execution model?







## From work-groups & work-items to hierarchical parallelism

```
// Launch a 1D convolution filter
my queue, submit ([&](handler &cgh)
  auto in access = inputB.get_access<access::mode::read>(cgh);
  auto filter access = filterB.get access<access::mode::read>(cgh)
  auto out access = outputB.get access<access::mode::write>(cgh):
  // Iterate on all the work-group
  cgh.parallel for work group < class convolution > ({ size,
                                                    groupsize }.
    [=](group<> group) {
      std::cout << "Group_id_=_" << group.get(0) << std::endl;
      // These are OpenCL local variables used as a cache
      float filterLocal[2*radius + 1]:
      float localData[blocksize + 2*radius]:
      float convolutionResult[blocksize]:
     range<1> filterRange { 2*radius + 1 }:
      // Iterate on filterRange work-items
      group, parallel for work item(filterRange, [&](item<1> tile)
        filterLocal[tile] = filter access[tile]:
      }):
      // There is an implicit barrier here
     range<1> inputRange{ blocksize + 2*radius };
      // Iterate on inputRange work-items
      group, parallel for work item (inputRange, [&](item <1> tile)
```

```
float val = 0 f
     int readAddress = group*blocksize + tile - radius:
     if (readAddress >= 0 && readAddress < size)
       val = in access[readAddress]:
     localData[tile] = val;
   }):
   // There is an implicit barrier here
   // Iterate on all the work-items
   group.parallel for work item([&](item<1> tile) {
     float sum = 0 f.
     for (unsigned offset = 0: offset < radius: ++offset)
       sum += filterLocal[offset]*localData[tile + offset + radius]:
     float result = sum/(2*radius + 1):
     convolutionResult[tile] = result;
   }):
   // There is an implicit barrier here
   // Iterate on all the work-items
   group, parallel for work item(group, [&](item<1> tile)
     out access[group*blocksize + tile] = convolutionResult[tile];
   // There is an implicit barrier here
 }):
});
```





# From work-groups & work-items to hierarchical parallelism



#### Very close to OpenMP 4 style! ©

- Easy to understand the concept of work-groups
- Easy to write work-group only code
  - Replace code + barriers with several parallel\_for\_work\_item()
    - Performance-portable between CPU and device
    - ▶ No need to think about barriers (automatically deduced)
    - ► Easier to compose components & algorithms
    - Ready for future device with non uniform work-group size





#### Pipes in OpenCL 2.x



- Simple FIFO objects
- Useful to create dataflow architectures between kernels without host
- Created on the host with some message size + object number
- read()/write() functions
- Useful on FPGA: avoid global memory transfers!





#### Producer/consumer with blocking pipe in SYCL 2.x

```
#include <CL/svcl.hpp>
#include <iostream>
#include <iterator>
using namespace cl::svcl:
constexpr size t N = 3:
using Vector = float[N];
int main() {
  Vector va = \{ 1, 2, 3 \}:
  Vector vb = \{ 5, 6, 8 \}:
  Vector vc:
    // Create buffers from a & b vectors
    buffer < float > ba { std::begin(va), std::end(va) }:
    buffer < float > bb { std::begin(vb), std::end(vb) }:
    // A buffer of N float using the storage of vc
    buffer < float > bc { vc. N }:
    // A pine of 2 float elements
    pipe<float > p { 2 };
    // Create a queue to launch the kernels
    aueue a:
    // Launch the producer to stream A to the pipe
    q.submit([&](handler &cgh)
      // Get write access to the pipe
      auto kp = p.get access<access::mode::write.
                             access::target::blocking_pipe >(cgh)
```

```
// Get read access to the data
    auto ka = ba.get access<access::mode::read>(cgh):
    cah.single task<class producer>([=] {
        for (int i = 0: i != N: i++)
         kp << ka[i]:
      });
    });
  // Launch the consumer that adds the pipe stream with B to C
  g.submit([&](handler &cgh) {
    // Get read access to the pipe
    auto kp = p.get access<access::mode::read.
                           access::target::blocking_pipe>(cgh):
    // Get access to the input/output buffers
    auto kb = bb.get access<access::mode::read>(cgh):
    auto kc = bc.get access<access::mode::write>(cgh):
    cgh.single_task<class_consumer>([=] {
        for (int i = 0: i != N: i++)
          kc[i] = kp.read() + kb[i];
      }):
    }):
   ///< End scope for the buffers: wait for be copied back to v
std::cout << std::endl << "Result:" << std::endl:
for(auto e : vc)
  std::cout << e << ".";
std::cout << std::endl:
```

#### Motion detection on video in SYCL with blocking static pipes

```
auto window name = "opency test":
cv::namedWindow(window name, cv::WINDOW AUTOSIZE):
cv::Mat rgb data in { NUMPOWS, NUMCOLS, CV 8UC4 }:
cv::Mat rgb data prev { NUMROWS, NUMCOLS, CV 8UC4 }:
cv::Mat rgb data out { NUMPOWS, NUMCOLS, CV 8UC4 }:
cv:: VideoCapture capture:
capture.open("./optical flow input.avi"):
cv::Mat frame:
capture . read (frame):
cv::Mat small frame:
cv::resize(frame, small frame, rgb data in.size());
const int from to [] = \{ 0, 0, 1, 1, 2, 2 \}:
cv::mixChannels(&small_frame, 1, &rgb_data_in, 1, from_to, 3);
cv::imshow(window name, rgb data in):
cv :: waitKev (30):
// Create a queue to launch the kernels
cl::svcl::queue a:
int frameont = 0:
// Processing loop
while (capture.read(frame))
  cv::swap(rgb data in, rgb data prev);
 cv::resize(frame, small frame, rob data in.size()):
  cv::mixChannels(&small frame, 1, &rgb data in, 1, from to, 3);
```

```
cl::svcl::buffer<int>
    buf in { (int *) rgb data in.data, NUMPOWS*NUMCOLS }.
    buf prey { (int *) rgb data prey.data. NUMPOWS*NUMCOLS }.
    buf out { (int *) rgb data out.data. NUMPOWS*NUMCOLS }:
  // Send the images to the pipes
  read data(q, buf in, buf prev):
   // Color conversion and sobel on the current image
  rab pad2vcbcr in(a):
  sobel filter pass(g):
  // Color conversion and sobel on the previous image
  // \todo Unify rgb pad2vcbcr in and rgb pad2vcbcr prev
  rgb_pad2vcbcr_prev(g):
  // \todo Unify sobel filter and sobel filter pass
  sobel filter(a):
  // Compare 2 sobel outputs
  diff image(g):
  combo image(q, 0);
  // Color conversion and receive image from pipe
  ycbcr2rgb_pad(q);
  write data(q, buf out);
std::cout << "frame " << framecnt++ << " done\n":
cv::imshow(window name, rgb data out);
cv::waitKev(30):
```





#### Interoperability with OpenCL world

```
#include <iostream>
#include <iterator>
#include <boost/compute.hpp>
#include <boost/test/minimal.hpp>
#include <CL/svcl.hpp>
using namespace cl::svcl:
constexpr size t N = 3:
using Vector = float[N]:
int test main(int argc, char *argv[]) {
  Vector a = \{ 1, 2, 3 \}:
  Vector b = \{ 5, 6, 8 \}:
  Vector c:
  // Construct the queue from the defaul OpenCL one
  queue q { boost::compute::system::default queue() }:
  // Create huffers from a & h vectors
  buffer < float > A { std::begin(a), std::end(a) };
  buffer < float > B { std::begin(b), std::end(b) }:
    // A buffer of N float using the storage of c
    buffer < float > C { c, N };
    // Construct an OpenCL program from the source string
    auto program = boost::compute::program::create with source(R"(
       kernel void vector add(const global float *a.
```

```
____const___global_float_*b.
                                global float *c) {
     c[\text{get global id}(0)] = a[\text{get global id}(0)] + b[\text{get global id}(0)]:
    ". boost::compute::system::default_context()):
  // Build a kernel from the OpenCL kernel
  program . build ():
  // Get the OpenCL kernel
  kernel k { boost::compute::kernel { program. "vector add" } }:
  // Launch the vector parallel addition
  g.submit([&](handler &cgh) {
      /* The host-device copies are managed transparently by these
         accessors: #/
      cgh.set args(A.get_access<access::mode::read>(cgh),
                   B.get_access<access::mode::read>(cgh).
                   C.get access<access::mode::write>(cgh)):
      cgh.parallel for (N. k):
    3): //< End of our commands for this queue</p>
} //< Buffer C goes out of scope and copies back values to c
std::cout << std::endl << "Result:" << std::endl:
for (auto e : c)
  std::cout << e << " ":
std::cout << std::endl:
return 0;
```





#### Known implementations of SYCL

- ComputeCPP by Codeplay https://www.codeplay.com/products/computecpp
  - Most advanced SYCL 1.2 implementation
  - Outlining compiler generating SPIR
  - Run on any OpenCL device and CPU
  - Google & CodePlay have SYCL version of Eigen & TensorFlow using ComputeCPP
- sycl-gtx https://github.com/ProGTX/sycl-gtx
  - Open source
  - No (outlining) compiler → use some macros with different syntax
- triSYCL https://github.com/Xilinx/triSYCL
  - Open Source
  - Some extensions (Xilinx blocking pipes)
  - Outlining compiler still in development no device support yet





#### triSYCL

- Open Source implementation using templated C++1z classes
  - On-going implementation started at AMD and now led by Xilinx
  - https://github.com/Xilinx/triSYCL
  - ≥ ≈ 10 contributors
- Used by Khronos committee to define the SYCL & OpenCL C++ standard
  - Languages are now too complex to be defined without implementing...
  - ¬ private Git repositories for future Khronos & experimental Xilinx versions
- Pure C++ implementation & CPU-only implementation for now
  - ▶ Use OpenMP for computation on CPU + std :: thread for task graph
  - Rely on STL & Boost for zen style
  - CPÚ emulation for free
    - Quite useful for debugging
  - ▶ More focused on correctness than performance for now (array bound check...)
- Provide OpenCL-interoperability mode: can reuse existing OpenCL code
- On-going OpenCL implementation of outlining compiler based on open source Clang/LLVM compiler





SPIR-V

2 Conclusio





#### Interoperability nightmare in heterogeneous computing & graphics

- ∃ Many programming languages for heterogeneous computing
  - Writing compiler front-end may not be the real value for a hardware vendor...
  - Writing a C++1z compiler from scratch is almost impossible... ∃ Many programming languages for writing shaders
- Convergence in computing (Compute Unit) & graphics (Shader) architectures
  - Same front-end & middle-end compiler optimizations
- Need for some non source-readable portable code for IP protection
- → Defining common low-level representation!





SPIR-V

#### SPIR-V transforms the language ecosystem

- First multi-API, intermediate language for parallel compute and graphics
  - Native representation for Vulkan shader and OpenCL kernel source languages
  - https://www.khronos.org/registry/spir-v/papers/WhitePaper.pdf
- Cross-vendor intermediate representation
  - Language front-ends can easily access multiple hardware run-times
  - Acceleration hardware can leverage multiple language front-ends
  - Encourages tools for program analysis and optimization in SPIR form





• SPIR-V

#### **Evolution of SPIR family**

| SPIR.                              | SPIR 1.2                | SPIR 2.0                     | SPIR-V 1.0                                             |  |
|------------------------------------|-------------------------|------------------------------|--------------------------------------------------------|--|
| LLVM Interaction                   | Uses LLVM 3.2           | Uses LLVM 3.4                | 100% Khronos defined<br>Round-trip lossless conversion |  |
| Compute Constructs                 | Metadata/Intrinsics     | Metadata/Intrinsics          | Native                                                 |  |
| <b>Graphics Constructs</b>         | No                      | No                           | Native                                                 |  |
| Supported Language<br>Feature Sets | OpenCL C 1.2            | OpenCL C 1.2<br>OpenCL C 2.0 | OpenCL C 1.2 / 2.0<br>OpenCL C++ and GLSL              |  |
| OpenCL Ingestion                   | OpenCL 1.2<br>Extension | OpenCL 2.0<br>Extension      | OpenCL 2.1 Core OpenCL 1.2 / 2.0 Extensions            |  |
| Vulkan Ingestion                   | -                       | -                            | Vulkan 1.0 Core                                        |  |

Not based on LLVM to isolate from LLVM roadmap changes



■Khronos Group SYCL standard 

 XILINX ➤ ALL PROGRAMMABLE. 22/27

•SPIR-V

#### Driving SPIR-V Open Source ecosystem



SYCL

#### Outline

SPIR-V

2 Conclusion





#### Puns and pronunciation explained



sickle [ 'si-kəl ]









Conclusion

# Ecosystem: OpenCL, CUDA, SYCL, Vulkan, OpenMP, OpenACC...?

- OpenCL 2.2 C++ ≈ NVIDIA CUDA Driver API (non single-source)
  - Low level for full control
  - Standard platform to build higher framework
- - ▶ Single-source higher-level C++ model for OpenCL programming
  - ▶ Domain-specific embedded language (DSEL) based on pure C++14 (1.2)/C++17 (2.2)
  - Do not require specific compiler for host code
  - Provide asynchronous task graph





#### Conclusion

- In modern C++17 we trust
- SYCL C++ standard from Khronos Group
  - Pure modern C++ DSEL for heterogeneous computing
  - Candidate for ISO C++ WG21 SG14 standard
  - Provide OpenCL interoperability if needed
- triSYCL
  - Open Source on-going implementation
  - ▶ Use only pure C++17, OpenMP and Boost for CPU and OpenCL-compatible mode
  - On-going implementation of device compiler with Clang/LLVM
- Other implementations and libraries (Eigen, TensorFlow...) on http://sycl.tech
- SPIR-V extends OpenCL execution model to any language





• Table of content

| Even better with modern C++ (C++14, C++17)                   |
|--------------------------------------------------------------|
| Power wall: the final frontier                               |
| Xilinx Zyng UltraScale+ MPSoC Overview                       |
| What about C++ for heterogenous computing???                 |
| Complete example of matrix addition in OpenCL SYCL           |
| Asynchronous task graph model                                |
| Task graph programming — the code                            |
| Remember the OpenCL execution model?                         |
| From work-groups & work-items to hierarchical parallelism    |
| Pipes in OpenCL 2.x                                          |
| Producer/consumer with blocking pipe in SYCL 2.x             |
| Motion detection on video in SYCL with blocking static pipes |
| Interoperability with OpenCL world                           |
| Known implementations of SVCI                                |

| 2                                | triSYCL                                                                                                                                                                                | 18                         |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 3<br>4<br>5<br>6<br>7<br>8<br>9  | SPIR-V Outline Interoperability nightmare in heterogeneous computing & graphics SPIR-V transforms the language ecosystem Evolution of SPIR family Driving SPIR-V Open Source ecosystem | 19<br>20<br>21<br>22<br>23 |
| 10<br>11<br>13<br>14<br>15<br>16 | Conclusion Outline Puns and pronunciation explained Ecosystem: OpenCL, CUDA, SYCL, Vulkan, OpenMP, OpenACC ? Conclusion                                                                | 24<br>25<br>26<br>27       |
| 17                               | You are here!                                                                                                                                                                          | 28                         |





C++