# **MIPS Processor**

**Team Members:** - Kartik Hiranandani (230001037)

- Keshav Singhal (230001039)

#### **Instruction Set Architecture:**

#### R-Type

| Op <sup>6</sup> Rs <sup>5</sup> Rt <sup>5</sup> Rd <sup>5</sup> Sa <sup>5</sup> func |
|--------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------|

#### <u>I-Type</u>

| Op <sup>6</sup> | Rs⁵ | Rt⁵ | immediate <sup>16</sup> |
|-----------------|-----|-----|-------------------------|
|-----------------|-----|-----|-------------------------|

#### J-Type



### **MIPS Subset**

| Instruction Meaning |                              |                  | Format                 |                       |                 |                      |        |          |
|---------------------|------------------------------|------------------|------------------------|-----------------------|-----------------|----------------------|--------|----------|
| add                 | rd, rs, rt                   | addition         | op <sup>6</sup> = 0    | rs <sup>5</sup>       | rt <sup>5</sup> | rd⁵                  | sa = 0 | f = 0x20 |
| sub                 | rd, rs, rt                   | subtraction      | op <sup>6</sup> = 0    | rs <sup>5</sup>       | rt <sup>5</sup> | rd⁵                  | sa = 0 | f = 0x22 |
| and                 | rd, rs, rt                   | bitwise and      | op <sup>6</sup> = 0    | rs <sup>5</sup>       | rt <sup>5</sup> | rd⁵                  | sa = 0 | f = 0x24 |
| or                  | rd, rs, rt                   | bitwise or       | op <sup>6</sup> = 0    | rs <sup>5</sup>       | rt <sup>5</sup> | rd⁵                  | sa = 0 | f = 0x25 |
| xor                 | rd, rs, rt                   | exclusive or     | op <sup>6</sup> = 0    | rs <sup>5</sup>       | rt <sup>5</sup> | rd⁵                  | sa = 0 | f = 0x26 |
| slt                 | rd, rs, rt                   | set on less than | op <sup>6</sup> = 0    | rs <sup>5</sup>       | rt <sup>5</sup> | rd⁵                  | sa = 0 | f = 0x2a |
| addi                | rt, rs, imm <sup>16</sup>    | add immediate    | op <sup>6</sup> = 0x08 | rs <sup>5</sup>       | rt <sup>5</sup> | imm <sup>16</sup>    |        |          |
| slti                | rt, rs, imm <sup>16</sup>    | slt immediate    | op <sup>6</sup> = 0x0a | rs <sup>5</sup>       | rt <sup>5</sup> | imm <sup>16</sup>    |        |          |
| andi                | rt, rs, imm <sup>16</sup>    | and immediate    | op <sup>6</sup> = 0x0c | rs <sup>5</sup>       | rt <sup>5</sup> | imm <sup>16</sup>    |        |          |
| ori                 | rt, rs, imm <sup>16</sup>    | or immediate     | $op^6 = 0x0d$          | rs <sup>5</sup>       | rt <sup>5</sup> | imm <sup>16</sup>    |        |          |
| xori                | rt, imm <sup>16</sup>        | xor immediate    | op <sup>6</sup> = 0x0e | rs <sup>5</sup>       | rt <sup>5</sup> | imm <sup>16</sup>    |        |          |
| lw                  | rt, imm <sup>16</sup> (rs)   | load word        | op <sup>6</sup> = 0x23 | rs <sup>5</sup>       | rt <sup>5</sup> | imm <sup>16</sup>    |        |          |
| SW                  | rt, imm <sup>16</sup> (rs)   | store word       | op <sup>6</sup> = 0x2b | rs <sup>5</sup>       | rt <sup>5</sup> | imm <sup>16</sup>    |        |          |
| beq                 | rs, rt, offset <sup>16</sup> | branch if equal  | op <sup>6</sup> = 0x04 | rs <sup>5</sup>       | rt <sup>5</sup> | offset <sup>16</sup> |        |          |
| bne                 | rs, rt, offset <sup>16</sup> | branch not equal | op <sup>6</sup> = 0x05 | rs <sup>5</sup>       | rt <sup>5</sup> | offset <sup>16</sup> |        |          |
| j                   | address <sup>26</sup>        | jump             | op <sup>6</sup> = 0x02 | address <sup>26</sup> |                 |                      |        |          |

## **Block Diagrams**





### **Main Control Logic**



## **ALU Control Logic**

| ALU function | 4-bit Coding |
|--------------|--------------|
| AND          | 0001         |
| OR           | 0010         |
| XOR          | 0011         |
| ADD          | 0100         |
| SUB          | 0101         |
| SLT          | 0110         |

| Opcode     | ALUOp | Operation                  | funct           | ALU function     | ALU control |
|------------|-------|----------------------------|-----------------|------------------|-------------|
| D. to un o | 000   | AND                        | 100100          | and              | 0001        |
|            |       | OR                         | 100101          | or               | 0010        |
|            |       | XOR                        | 100110          | xor              | 0011        |
| R-type     |       | add add                    |                 | 100000           | add         |
|            |       | subtract                   | 100010 subtract |                  | 0101        |
|            |       | set-on-less-than           | 101010          | set-on-less-than | 0110        |
| ADDI       | 100   | ADD Immediate              | -               | add              | 0100        |
| SLTI       | 101   | set-on-less-than immediate | -               | set-on-less-than | 0110        |
| ANDI       | 001   | AND immediate              | -               | and              | 0001        |
| ORI        | 010   | OR immediate               | -               | or               | 0010        |
| XORI       | 011   | XOR immediate              | -               | xor              | 0011        |
| LW         | 100   | load word                  | -               | add              | 0100        |
| SW         | 100   | store word                 | -               | add              | 0100        |
| BEQ        | 101   | branch equal               | -               | subtract         | 0101        |
| BNE        | 101   | branch not equal           | -               | subtract         | 0101        |