# PIM-AI: A NOVEL ARCHITECTURE FOR HIGH-EFFICIENCY LLM INFERENCE

Cristobal Ortega, Yann Falevoz, Renaud Ayrignac UPMEM Grenoble contact@upmem.com

## ABSTRACT

Large Language Models (LLMs) have become essential in a variety of applications due to their advanced language understanding and generation capabilities. However, their computational and memory requirements pose significant challenges to traditional hardware architectures. Processing-in-Memory (PIM), which integrates computational units directly into memory chips, offers several advantages for LLM inference, including reduced data transfer bottlenecks and improved power efficiency.

This paper introduces PIM-AI, a novel DDR5/LPDDR5 PIM architecture designed for LLM inference without modifying the memory controller or DDR/LPDDR memory PHY. We have developed a simulator to evaluate the performance of PIM-AI in various scenarios and demonstrate its significant advantages over conventional architectures. In cloud-based scenarios, PIM-AI reduces the 3-year TCO per queries-per-second by up to 6.94x compared to state-of-the-art GPUs, depending on the LLM model used. In mobile scenarios, PIM-AI achieves a 10- to 20-fold reduction in energy per token compared to state-of-the-art mobile SoCs, resulting in 25 to 45 % more queries per second and 6.9x to 13.4x less energy per query, extending battery life and enabling more inferences per charge. These results highlight PIM-AI's potential to revolutionize LLM deployments, making them more efficient, scalable, and sustainable.

**Keywords** Large Language Models (LLM) · AI inference · Hardware accelerators · Processing-In-Memory (PIM) · Chip Design · Low Power Design · Data transfer bottlenecks · Performance Simulation

# 1 Introduction

## 1.1 LLM Applications and Rapid Evolution

Large Language Models (LLMs) have become an integral part of many domains [1, 2], including healthcare, education, social media, business, law, creative industries, and scientific research. They demonstrate exceptional capabilities in natural language processing (NLP) tasks such as language translation, text generation, and question answering [3]. Their rapid development has been driven by advances in deep learning, increased computational resources, and large training datasets. LLMs now play a critical role in achieving human-like literacy and communication in machines, addressing a long-standing challenge in artificial intelligence (AI).

LLMs evolved from statistical approaches and n-gram models [4], which struggled with long-term dependencies [3]. RNNs improved sequential data modeling [5] but had issues like vanishing gradients [3]. The breakthrough came with the Transformer architecture [6], which used self-attention to handle long-range dependencies effectively. This led to models like BERT [7] and GPT [8]. Encoder-decoder models like T5 [9] and BART [10] unified understanding and generation tasks. LLMs also developed emergent capabilities, such as in-context learning seen in GPT-3 [11]. Specialized models like Codex [12] and WebGPT [13] showed diverse applications. Recent models, including Meta's LLaMA [14, 15], Google's PaLM [16, 17] and Mistral 7B [18], exhibit strong performance with fewer parameters. Guided by scaling laws, LLMs like GPT-4 [19] and Mixtral-8x22B [20] achieve high coherence and relevance across tasks, pushing the boundaries of AI.

The continued evolution and versatility of LLMs underscores their transformative impact as they continue to integrate into both professional and everyday contexts.

#### 1.2 Key Elements and Architectures of LLMs

Large Language Models (LLMs) perform inference by transforming input words or prompts into tokens, which are the basic units of these models. Tokens can represent words or characters [21]. The tokenized input is then processed by the model.

The execution of LLM is divided into two phases: encoding and decoding. Figure 1 shows the structure of these phases, which use the same basic structure. Tokens are first translated into embeddings, which are numerical representations of the tokens [22, 23]. These embeddings pass through layers consisting of an input normalization layer [24, 25], a multi-head attention (MHA) mechanism, an output linear projection, and a feed-forward layer [6]. After the last layer, the embeddings are translated back into tokens and the next token is selected.

The MHA mechanism computes the attention of each token with respect to all previous tokens and includes three components for each token: *Query* (Q), *Key* (K), and *Value* (V). To reduce redundant computations, the KV cache stores previously computed keys and values, offloading some of the computational load to memory [26].

The balance between memory bandwidth and compute performance depends on the size of the input matrix (embeddings) [27]. The balance point varies from a few tens to a few hundred tokens, depending on the hardware.

During the encoding phase, the entire initial prompt is processed. The yellow layers in Figure 1 are general matrix multiplications (GEMM), where the input matrix has as many rows as there are tokens in the prompt. This makes the encoding compute-bound, since the full prompt is typically large enough to require significant computational resources. The KV cache is populated based on the parameters of the encoders/decoders and the MHA. Once the initial prompt is processed, the model generates a token that marks the transition to the decoding phase.

In the decoding phase, the most recently generated token is processed using the KV cache. Since the yellow layers in Figure 1 process a single row matrix, i.e. general matrix vector multiplications (GEMV), the decoding is memory-bound. New keys and values are appended to the KV cache. This cycle of token generation and decoding continues until a stop token is generated or the maximum number of tokens is reached.

To optimize decoding performance, it is beneficial to batch multiple requests to balance memory bandwidth and compute performance [27]. This technique is common in cloud environments, but is not always feasible for mobile or edge devices, which typically run on more constrained systems.



Figure 1: Simplified architecture of transformer-based LLMs, showing the common structure used in both encoding and decoding phases.

# 1.3 Challenges of Executing LLMs

The vast majority of LLMs today run in the cloud [28, 29], which presents significant challenges due to their computeand memory-intensive nature. Scalability and cost issues arise from the need to support large numbers of users, requiring significant compute resources [30] and resulting in high operational costs [31]. Real-time applications, such as virtual assistants, suffer from high latency due to data transfer times and processing delays. The memory wall problem [32, 33], caused by the separation of memory and processing units, leads to inefficiencies due to slow data transfers, especially for large *Key-Value* caches. Running LLMs in the cloud using GPUs consumes significant energy, increasing both costs and environmental concerns [34, 35, 31, 36]. In addition, processing sensitive data in the cloud poses security and privacy risks [37, 38, 39], making it difficult to comply with data protection regulations. Maintaining the necessary infrastructure is complex and resource-intensive, requiring regular updates and skilled personnel [40].

Given these challenges, there is growing interest in deploying LLMs on mobile and edge devices to provide more sustainable, cost-effective, and accessible AI solutions that can operate offline or with low connectivity [28, 41, 29]. This approach also addresses security and privacy concerns by keeping data processing local to the device. However, there are several barriers to overcome. LLMs such as LLaMA-13B, which require approximately 26 GB of memory in 16-bit data types, cannot be efficiently deployed on current mobile SoCs (systems on chip). Mobile devices have limited battery life, making it difficult to deploy energy-intensive LLMs without significant optimizations. In addition, prolonged operation of high-performance models can lead to overheating, impacting device performance and longevity.

Overcoming these challenges is critical to the efficient and effective use of LLMs in various applications, both in the cloud and on mobile platforms.

#### 1.4 Rationale for a Novel PIM Architecture

Researchers and engineers are exploring a variety of solutions to improve the efficiency and scalability of LLMs and overcome the computational and storage challenges associated with running LLMs.

## 1.4.1 Model Reduction Techniques:

Several techniques have been developed to make LLMs less compute- and memory-intensive. Quantization reduces model weights to smaller bit widths to save memory and energy [42, 43, 44, 45, 46] but can lead to a loss of accuracy at very low bit widths. Pruning [47, 48] removes unimportant weights to enhance efficiency, though it may degrade performance by eliminating critical parts of the model. Compression [49] reduces model size but can slow down inference due to the need to decompress data on the fly. Knowledge distillation [50, 51] trains smaller models under the guidance of larger ones but often requires extensive fine-tuning and may not match the performance of their larger counterparts.

#### 1.4.2 Traditional Hardware Accelerators:

An alternative approach to model reduction is the development of specialized hardware accelerators [30]. Field Programmable Gate Arrays (FPGAs) offer flexibility through reprogrammability, allowing customization for specific workloads. However, they are often expensive and require significant expertise to program efficiently. CPUs and GPUs excel at parallel processing and are widely used for AI tasks, but they face significant inefficiencies. GPUs in particular have high power consumption and cost. Application-Specific Integrated Circuits (ASICs) offer the highest performance and energy efficiency for fixed tasks, but are extremely expensive to develop and lack flexibility for different models.

Despite their advantages, these traditional accelerators are based on the von Neumann architecture where processing and memory are separated. This leads to inefficiencies due to the memory wall problem [32, 33], where the speed at which data can be transferred between memory and processing units lags behind processor speeds. This mismatch causes significant delays and energy consumption, especially during attention computations in LLMs.

While high-speed memory technologies such as High Bandwidth Memory (HBM) and Compute Express Link (CXL) improve capacity and bandwidth [52], they do not fully address the fundamental problem of data transfer bottlenecks.

## 1.4.3 Processing-in-Memory (PIM) Accelerators:

The PIM architecture integrates computational units into the memory chip itself, enabling data processing directly where the data is stored [53]. This approach eliminates the need for extensive data transfers between memory and CPU/GPU, directly addressing the memory wall issue. By exploiting bank parallelism within the DRAM structure, PIM can achieve internal bandwidths many times greater than external bandwidths.

Emerging memory technologies [54], such as capacitorless gain cell-based eDRAM, ferroelectric memory, spin-transfer torque magnetic random access memory (STT-MRAM), and spin-orbit torque magnetic random access memory (SOT-MRAM), are being explored but are far from commercialization. More mature technologies, such as UP-MEM PIM [55] and Samsung's HBM PIM [56], seem more realistic as a short-term solution:

**UPMEM PIM** is the first commercially available PIM architecture. It combines each DRAM bank with a custom 32-bit processor capable of running 24 threads independently. While UPMEM PIM shows impressive speedups, as well

as cost and energy reduction for data-intensive workloads [57, 58], its limitations in hardware-supported operations and overall processor performance make it unsuitable for handling the heavy computational load of LLMs.

**Samsung's HBM PIM** integrates floating-point SIMD (Single Instruction Multiple Data) units close to the memory banks, enabling high-speed, low-latency computations directly within the memory. Research [56] has shown that this approach can significantly improve performance and energy efficiency on LLM inference tasks compared to traditional GPU-based systems.

PIM technology is a promising direction for improving the efficiency and scalability of LLMs, making it possible to deploy these powerful models in a more energy-efficient and cost-effective way. Ongoing research and development in this area continues to push the boundaries of what is possible, paving the way for more advanced and accessible AI applications.

## 1.5 Research Objectives and Key Contributions

This research introduces a novel accelerator architecture for LLMs and other memory-intensive workloads, overcoming limitations of traditional hardware accelerators. The core innovation is the PIM-AI architecture, integrating computational units directly into the memory chip, significantly reducing data transfer bottlenecks and improving overall performance and energy efficiency.

A simulator was developed to analyze LLM execution on various hardware platforms, providing a comprehensive performance analysis of PIM-AI under different scenarios and highlighting its advantages over reference architectures.

The paper is organized as follows: Section 2 introduces the PIM-AI architecture, Section 3 outlines the experimental setup and hardware simulator, Section 4 presents the results, Section 5 discusses the simulation results, limitations, and future research directions, and Section 6 concludes the paper.

## 2 A new PIM architecture for LLMs

The PIM-AI architecture is a novel PIM design aimed at addressing the computational and energy efficiency challenges of the encoding and decoding phases of LLM operations. This architecture integrates seamlessly with existing systems without requiring modifications to the memory controller or DDR/LPDDR memory PHY.

#### 2.1 PIM-AI Chip

The PIM-AI chip operates in two modes: non-PIM mode and PIM mode. In non-PIM mode, the operating system (OS) uses the full 2GB capacity of the memory chip as standard memory. In PIM mode, the chip acts as an accelerator, improving performance and energy efficiency.



Figure 2: PIM-AI chip architecture: The logic die houses 4 RISC V processors, each with tensor and vector units, accessing DRAM banks through DRAM-logic connections. The memory PHY remains unchanged.

The PIM-AI architecture, shown in Figure 2, features a stacked die configuration with a DRAM die and a logic die. The logic die contains four Linux-capable RISC-V processors, each equipped with tensor and vector units. These

processors access DRAM banks at a bandwidth of up to 102.4 GB/s and a read/write energy consumption of 0.95 pJ/bit. The tensor units perform up to 8 TOPS (Tera Operations Per Second) and support data formats such as INT4, INT8, FP16, and BF16, using 32-bit registers for accumulation.

The Control Interface (CI) manages commands and responses between the host system (HOST) and the PIM-AI processor via specific physical addresses. Memory access is exclusive between the HOST and the PIM-AI processor, requiring the HOST to reclaim ownership for read/write operations. Due to hardware-level interleaving, each memory chip handles a subset of the data. A software driver manages the data transfers to ensure correct processing by each PIM-AI chip.

#### 2.2 PIM-AI DIMM

The PIM-AI architecture can be scaled by integrating multiple PIM-AI chips into a dual-in-line memory module (DIMM), increasing both bandwidth and compute capacity. A typical PIM-AI DIMM contains 32GB of memory with a total aggregate bandwidth of 1.6TB/s and a compute capacity of up to 128 TFLOPs FP16/BF16.

Each PIM-AI DIMM contains an internal chip interconnect system that links all PIM-AI chips within the DIMM. This interconnect facilitates data sharing among the chips, minimizing the data transfer load from the HOST and enabling effective parallel processing.

In a mode of operation where the same data needs to be sent to all chips, the HOST can partition the input data and send a segment of it to each PIM-AI chip. The chips then internally distribute their segments to all other PIM-AI chips within the DIMM, ensuring that each chip has access to the full input data set. This mechanism reduces the amount of data that must be written by the HOST.

In another mode of operation, where different data sets are processed by different PIM-AI chips, the internal communication system allows intermediate results to be exchanged between chips. This allows different stages of a processing pipeline to be parallelized, improving overall efficiency and performance.

During read operations, the HOST retrieves the results of the partial operations performed by each PIM-AI DIMM. This modular approach allows the PIM-AI architecture to efficiently handle large computations, taking advantage of the high bandwidth and processing power distributed across multiple DIMMs.

# 3 Methodology

#### 3.1 Hardware LLM Simulator

To compare our proposed PIM-AI architecture with state-of-the-art hardware, we developed a simulator for PyTorch models. This simulator is available at https://github.com/upmem/upmem\_llm\_framework. It can execute multiple layers and functions during model inference without requiring modifications to the original PyTorch model. During execution, the simulator collects metrics such as total number of TOPs (Tera Operations), execution time, data transfer sizes (H2D: HOST to device, D2H: device to HOST and main memory), energy consumption, and power consumption for a given hardware profile.

A hardware profile is a set of configurable parameters that represent a hardware accelerator. These parameters include: TOPS and energy per TOP, Bandwidth and energy per bit for D2H and H2D data transfers, Bandwidth and energy per bit for data transfers with main memory, and Execution cycles for other functions (e.g., activation functions, normalization functions).

To model execution, the user provides a mapping scheme that assigns each layer and function to a specific hardware profile. Synchronization points can be defined where data is transferred between devices that are not interconnected. At these points, data is sent from the last executed hardware profile to the HOST and then back to another device if needed.

The simulator captures the start, end, type, and inputs of functions during graph execution (Figure 3). Based on the function type and inputs, the simulator derives all relevant metrics. Inputs are multidimensional arrays or tensors (e.g., [batch size, num rows, num cols] or [batch size, num rows, num cols]).

Data transfers are modeled based on the bandwidth and energy per bit parameters of the involved hardware profiles. The total number of bits is calculated from the input data format and the metrics are derived accordingly. While data exchanges could be partially hidden by overlapping data exchanges and computations, the current baseline provides a worst-case latency scenario.



Figure 3: Execution flow of the LLM hardware simulator. The LLM hardware simulator overrides the functions and layers of the PyTorch library.

Table 1: Hardware profiles modelled to be simulated with the LLM hardware simulator. A PIM-AI server is composed of 24 DIMMs, each DIMM with 16 PIM-AI chips with 8 TFLOPs of computing capabilities. A DGX-H100 server is composed of 8 H100 GPUs.

|                   | Compute |       | Main memory |        | H2D / D2H |           |
|-------------------|---------|-------|-------------|--------|-----------|-----------|
|                   | TOPS    | pJ/OP | BW (GB/s)   | pJ/bit | BW (GB/s) | pJ/bit    |
| PIM-AI chip       | 5       | 0.4   | 102.4       | 0.95   | 12.8      | 20        |
| PIM-AI server     | 3072    | 0.5   | 39321.6     | 0.95   | 22 / 528  | 1920 / 50 |
| A17 Pro           | 17      | 0.4   | 51.2        | 20     | 51.2      | 20        |
| Snapdragon 8 Gen3 | 17      | 0.4   | 77          | 10     | 77        | 10        |
| Dimensity 9300    | 16      | 0.4   | 76.8        | 10     | 76.8      | 10        |
| DGX-H100          | 7916    | 0.5   | 26800       | 7      | 450       | 280/40    |

For GEMM or GEMV operations, the simulator calculates the total number of TOPs required based on the function input. It then derives the execution time and energy from the TOPS and the energy per TOP from the hardware profile. For activation or normalization functions, the simulator calculates the total number of operations required and derives the execution time and energy from the cycles and energy per operation of the hardware profile.

Attention head computation, viewed as GEMM or GEMV operations with KV cache enabled, involves computing the current *Query*, *Key*, and *Value* while retrieving all previous *Key* and *Value* results from memory. This reduces computation time at the cost of increased memory usage. The simulator accounts for these data transfers to main memory for all previous iterations in the graph along with the usual GEMM or GEMV computations.

## 3.2 Hardware Profiles

We parameterize the PIM-AI chip and DIMM to create hardware profiles for the simulator based on DDR4 PIM products such as UPMEM [55]. In addition, we parameterize state-of-the-art NPUs from mobile SoCs: A17 Pro, Snapdragon 8 Gen 3, and Dimensity 9300, as well as the NVIDIA H100 for cloud comparisons.

Memory energy per bit (pJ/bit) was derived from the memory technologies used: LPDDR5 for A17 Pro, LPDDR5x for Snapdragon 8 Gen 3, LPDDR5T for Dimensity 9300, and HBM for NVIDIA H100. For main memory access energy, we included both the SoC interface and the corresponding memory-side interface, resulting in a 2x factor that is not present in PIM-AI, where memory and processing units are integrated on the same chip. Table 1 shows the resulting hardware profiles used in this study.

For NVIDIA H100 and PIM-AI DIMMs, data transfer energy per bit include the energy of broadcasting the data to all other devices (e.g. an NVIDIA H100 within a DGX-H100 server shares the output of its sub-operation to other GPUs in the DGX-H100). Also, we consider that GPUs within a DGX-H100 server synchronize with other GPUs through switches. Therefore, we account 20 pJ/bit from GPU to switch and another 20pJ/bit for the opposite path.

#### 3.3 Target Scenarios

We envision two different deployment scenarios for LLMs:

**Cloud**: In this scenario, models can be as large as developers need them to be (e.g., larger than 7 billion parameters). The HOST has a sub-millisecond orchestration time and leverages a powerful and scalable cloud infrastructure to efficiently handle large computational loads.

**Mobile**: In this scenario, models are smaller (e.g., less or equal than 7 billion parameters [59]). The HOST has an orchestration period of tens of milliseconds, suitable for devices with limited computing power and energy resources.

#### 3.4 Benchmarks

Open source implementations of various LLMs from Huggingface [60] are used to provide a comprehensive analysis of our proposed architecture in comparison to current and widely used architectures. The simulator seamlessly integrates these pre-trained models implemented in PyTorch.

The evaluation is based on a standard experimental setup where 1000 tokens are used for the initial query (input) and 100 tokens are generated as output.

**For cloud inference**, we use the Llama2-70B and Mixtral-22x7B models, inferred using the 16-bit data format. We normalize the number of PIM-AI DIMMs with respect to H100 GPUs in a rack unit (U) form factor. A DGX-H100 server has an 8U form factor with 8 GPUs, while a 2U PIM-AI server has 32 DIMM slots (24 PIM-AI DIMMs and 8 standard DIMMs), allowing 96 PIM-AI DIMMs in 8U. Each model requires eight PIM-AI DIMMs, enabling parallel batch processing on 12 inference engines. Both models use 8-group GQA to manage memory requirements, and our PIM-AI architecture supports MHA because of its superior memory capacity, bandwidth, and energy efficiency.

**For mobile inference**, industry standard on-device inference techniques are applied to the Llama2-7B and Mistral-8x7B models. Both models are quantized to 4-bit weights, the KV cache is stored in 16-bit, and activation functions are computed with 16-bit.

#### 3.5 Performance Metrics

We evaluate the PIM-AI architecture using specific metrics to provide a comprehensive understanding of its efficiency and performance in handling both the encoding and decoding phases of LLM operations. In addition, we include an evaluation of its overall performance to highlight its advantages over alternative architectures.

## • Encoding Performance

- **Time to First Token**: Measures the time to produce the first token after receiving the initial prompt. Shorter times indicate better performance.
- Energy Consumption: Evaluates the total energy consumed during the encoding phase to produce the first token. Lower energy consumption indicates higher efficiency.

## • Decoding Performance

- **Tokens per second**: Measures the rate at which tokens are generated after the first token. Higher rates indicate better performance.
- Energy per token: Evaluates the energy efficiency of generating each token during the decoding phase.
   Lower energy per token indicates higher efficiency.

## • Overall Performance

- Queries per Second (QPS): Combines time to first token and total decoding time to measure the overall rate of processing queries. Higher QPS indicates better performance.
- Energy per Query (EPQ): Evaluates the total energy consumed per query, providing an overall measure
  of energy efficiency. Lower EPQ indicates better energy efficiency.

#### 4 Results

#### 4.1 Performance in Cloud Scenario

Figure 4 shows the results of simulating Llama2-70B and Mixtral-8x22B models on a DGX-H100 and four PIM-AI servers. For Llama2-70B with GQA=8, batch sizes are 200 on H100 and 80 on PIM-AI; with MHA, batch sizes are 46 on H100 and 10 on PIM-AI. For Mixtral-8x22B with GQA=8, batch sizes are 200 on H100 and 80 on PIM-AI; for MHA, batch sizes are 88 on H100 and 20 on PIM-AI. When running these models with MHA on H100 GPUs, peak performance and energy efficiency is constrained by batch size limits.



Figure 4: Comparative performance of one DGX-H100 server and four PIM-AI servers. (a) Time to first token and (b) Energy consumption during the encoding phase; (c) Tokens per second and (d) Energy per token during the decoding phase; (e) Queries per Second and (f) Energy per Query as Overall Performance.

# 4.1.1 Encoding Phase:

For both the Llama2-70B and Mixtral-8x22B models, with GQA=8, the first token latency for PIM-AI is roughly 3x longer than that of the DGX-H100 server, while the energy consumption is more than halved. With MHA, the first token latency for PIM-AI is about 75% longer than that of the DGX-H100 server, but the power consumption is about four times lower.

## 4.1.2 Decoding Phase:

For both the Llama2-70B and Mixtral-8x22B models, and for both GQA=8 and MHA configurations, PIM-AI achieves 2.23x to 2.75x more tokens per second and 15% to 40% less energy per token compared to the DGX-H100 server.

# 4.1.3 Overall Performance:

On average, the four PIM-AI servers process 55% more queries per second than the DGX-H100 server, while consuming equivalent energy per query.

#### 4.2 Performance in Mobile Scenario

Figure 5 shows the results of running the Llama2-7B and Mistral-7B models with a batch size of 1, simulating a single user interaction.

#### 4.2.1 Encoding Phase:

All hardware profiles achieve similar first token latency due to their comparable TOPS capabilities. However, the PIM-AI chip achieves notable energy savings of 28.5%, 16.4%, and 15.3% compared to the A17 Pro, Snapdragon 8 Gen3, and Dimensity 9300, respectively, due to its direct memory access.

## 4.2.2 Decoding Phase:

The PIM-AI chip outperforms the A17 Pro, Snapdragon 8 Gen3, and Dimensity 9300 in tokens per second due to its higher bandwidth of 102.4 GB/s compared to 77 GB/s for the other profiles. It achieves tokens per second improvements of 49.6%, 24.5%, and 24.7%, respectively. The PIM-AI chip is also significantly more energy efficient, 20 times more efficient per token than the A17 Pro and 10 times more efficient than the other profiles. As the number of



Figure 5: Comparative Performance of PIM-AI on Mobile Scenario (a) Time to First Token and (b) Energy consumption during encoding phase; (c) Tokens per second and (d) Energy per token during decoding phase; (e) Queries per Second and (f) Energy per Query as Overall Performance. Each sub-figure shows PIM-AI gains over A17 Pro, Snapdragon 8 Gen3, and Dimensity 9300.

tokens requested increases, the superior memory bandwidth of the PIM-AI chip results in even better performance and efficiency.

#### **4.2.3** Overall Performance:

PIM-AI processes around 45% more queries per second than the A17 Pro and 25% more than the other SoCs. It consumes about 13.4 times less energy than the A17 Pro and 6.9 times less energy than the others.

# 5 Discussion

# 5.1 Analysis of Simulation Results

In cloud scenarios, while the initial token latency with PIM-AI is significantly higher than with the DGX-H100, the higher token generation rate compensates for this. PIM-AI achieves more queries per second for equivalent energy consumption. The advantage of PIM-AI becomes more pronounced with longer performance. In an experimental setup with 1,000 input tokens and 1,000 output tokens, PIM-AI delivers 47% more queries per second and consumes 15% less energy than the DGX-H100. The primary advantage of PIM-AI in this context is a significant reduction in the 3-year total cost of ownership (TCO) per QPS, with PIM-AI showing cost ratios between 6.2x and 6.94x more favorable than the DGX-H100, depending on the LLM model. This estimate is based on a PIM-AI production server cost of approximately \$15k (\$60k for 4 servers) compared to \$300k for a DGX-H100 server, and a world wide average electricity price of \$0.153/kWh [61].

For mobile devices, the overall energy efficiency of PIM-AI translates directly into a significant increase in battery life. The reduction in energy per query means that users can perform 6.9x to 13.4x more inferences before the battery runs out. When generating 1,000 tokens per inference, these ratios are even higher at 9.8 to 19.5.

## 5.2 Limitations

In this paper, we assume that the entire inference process, including both encoding and decoding phases, is performed on the PIM-AI. Our current PIM-AI chip significantly improves the decoding phase compared to other hardware profiles. However, the encoding phase could be optimized either by increasing the TOPS or by using a heterogeneous approach with a less energy-efficient accelerator [56].

In addition, our LLM hardware simulator assumes constant peak performance, which simplifies modeling but does not fully capture real-world variations. This approach enables rapid prototyping and comparison of different hardware profiles. Recent research shows that mobile NPUs and high-end GPUs can achieve similar performance to our simulations [62, 63], suggesting that practical implementations may closely match our models.

## **5.3** Future Perspectives

Previous research on heterogeneous approaches has shown good performance for both encoding and decoding phases, while improving overall energy efficiency [56]. Our simulations confirm that combining PIM-AI with other accelerators could optimize both phases and improve energy efficiency. However, this poses challenges for embedded devices where factors such as area, energy, power consumption, and CPU orchestration are critical. Future work will analyze this approach.

In parallel, we will validate these simulation results on a real PIM-AI chip, aiming for a prototype by the end of 2025. This validation will confirm the benefits observed in the simulations and ensure the practical applicability of the PIM-AI technology.

# 6 Conclusions

This research introduces PIM-AI, a novel PIM architecture designed to meet the computational and memory requirements of Large Language Models (LLMs). By integrating computational units into DDR5/LPDDR5 memory chips, PIM-AI addresses data transfer bottlenecks and improves performance and energy efficiency. Simulations show that PIM-AI reduces the 3-year total cost of ownership per QPS by up to 6.94x for cloud scenarios and achieves a 10x to 20x reduction in energy per token for mobile scenarios. Furthermore, PIM-AI processes 25 to 45% more queries per second for mobile devices while consuming 6.9x to 13.4x less energy compared to state-of-the-art SoCs. These results suggest that PIM-AI can significantly enhance the efficiency, scalability, and sustainability of LLM deployments, paving the way for more advanced, energy-efficient, and cost-effective AI solutions.

# Acknowledgments

This paper is supported by the European Union's Horizon Europe research and innovation programme (HORIZON-CL4-2021-HUMAN-01) under grant agreement No 101070408, project SustainML (Application Aware, Life-Cycle Oriented Model-Hardware Co-Design Framework for Sustainable, Energy Efficient ML Systems), and by the European Innovation Council (EIC) Accelerator and Pathfinder programmes (HORIZON-EIC-2021-ACCELERATORCHALLENGES-01 and HORIZON-EIC-2021-PATHFINDEROPEN-01-01) under grant agreement No 190141232, project ENERGIA/PIM (Accelerating Datacentre performance through Memory Chips to efficiently manage the Big Data Age) and No 101047160, project BioPIM (Processing-in-memory architectures and programming libraries for bioinformatics algorithms).

#### References

- [1] Humza Naveed, Asad Ullah Khan, Shi Qiu, Muhammad Saqib, Saeed Anwar, Muhammad Usman, Naveed Akhtar, Nick Barnes, and Ajmal Mian. A comprehensive overview of large language models, 2024.
- [2] Wayne Xin Zhao, Kun Zhou, Junyi Li, Tianyi Tang, Xiaolei Wang, Yupeng Hou, Yingqian Min, Beichen Zhang, Junjie Zhang, Zican Dong, Yifan Du, Chen Yang, Yushuo Chen, Zhipeng Chen, Jinhao Jiang, Ruiyang Ren, Yifan Li, Xinyu Tang, Zikang Liu, Peiyu Liu, Jian-Yun Nie, and Ji-Rong Wen. A survey of large language models, 2023.
- [3] Mohaimenul Azam Khan Raiaan, Md. Saddam Hossain Mukta, Kaniz Fatema, Nur Mohammad Fahad, Sadman Sakib, Most Marufatul Jannat Mim, Jubaer Ahmad, Mohammed Eunus Ali, and Sami Azam. A review on large language models: Architectures, applications, taxonomies, open issues and challenges. *IEEE Access*, 12:26839–26874, 2024.
- [4] C. E. Shannon. Prediction and entropy of printed english. The Bell System Technical Journal, 30(1):50-64, 1951.
- [5] Tomáš Mikolov, Martin Karafiát, Lukáš Burget, Jan Černocký, and Sanjeev Khudanpur. Recurrent neural network based language model. In *Proc. Interspeech 2010*, pages 1045–1048, 2010.
- [6] Ashish Vaswani, Noam Shazeer, Niki Parmar, Jakob Uszkoreit, Llion Jones, Aidan N Gomez, Łukasz Kaiser, and Illia Polosukhin. Attention is all you need. *Advances in neural information processing systems*, 30, 2017.

- [7] Jacob Devlin, Ming-Wei Chang, Kenton Lee, and Kristina Toutanova. Bert: Pre-training of deep bidirectional transformers for language understanding, 2019.
- [8] Alec Radford, Karthik Narasimhan, Tim Salimans, Ilya Sutskever, et al. Improving language understanding by generative pre-training. 2018.
- [9] Colin Raffel, Noam Shazeer, Adam Roberts, Katherine Lee, Sharan Narang, Michael Matena, Yanqi Zhou, Wei Li, and Peter J Liu. Exploring the limits of transfer learning with a unified text-to-text transformer. *Journal of machine learning research*, 21(140):1–67, 2020.
- [10] Mike Lewis, Yinhan Liu, Naman Goyal, Marjan Ghazvininejad, Abdelrahman Mohamed, Omer Levy, Ves Stoyanov, and Luke Zettlemoyer. Bart: Denoising sequence-to-sequence pre-training for natural language generation, translation, and comprehension, 2019.
- [11] Tom Brown, Benjamin Mann, Nick Ryder, Melanie Subbiah, Jared D Kaplan, Prafulla Dhariwal, Arvind Neelakantan, Pranav Shyam, Girish Sastry, Amanda Askell, et al. Language models are few-shot learners. *Advances in neural information processing systems*, 33:1877–1901, 2020.
- [12] Mark Chen, Jerry Tworek, Heewoo Jun, Qiming Yuan, Henrique Ponde de Oliveira Pinto, Jared Kaplan, Harri Edwards, Yuri Burda, Nicholas Joseph, Greg Brockman, Alex Ray, Raul Puri, Gretchen Krueger, Michael Petrov, Heidy Khlaaf, Girish Sastry, Pamela Mishkin, Brooke Chan, Scott Gray, Nick Ryder, Mikhail Pavlov, Alethea Power, Lukasz Kaiser, Mohammad Bavarian, Clemens Winter, Philippe Tillet, Felipe Petroski Such, Dave Cummings, Matthias Plappert, Fotios Chantzis, Elizabeth Barnes, Ariel Herbert-Voss, William Hebgen Guss, Alex Nichol, Alex Paino, Nikolas Tezak, Jie Tang, Igor Babuschkin, Suchir Balaji, Shantanu Jain, William Saunders, Christopher Hesse, Andrew N. Carr, Jan Leike, Josh Achiam, Vedant Misra, Evan Morikawa, Alec Radford, Matthew Knight, Miles Brundage, Mira Murati, Katie Mayer, Peter Welinder, Bob McGrew, Dario Amodei, Sam McCandlish, Ilya Sutskever, and Wojciech Zaremba. Evaluating large language models trained on code, 2021.
- [13] Reiichiro Nakano, Jacob Hilton, Suchir Balaji, Jeff Wu, Long Ouyang, Christina Kim, Christopher Hesse, Shantanu Jain, Vineet Kosaraju, William Saunders, Xu Jiang, Karl Cobbe, Tyna Eloundou, Gretchen Krueger, Kevin Button, Matthew Knight, Benjamin Chess, and John Schulman. Webgpt: Browser-assisted question-answering with human feedback, 2022.
- [14] Hugo Touvron, Thibaut Lavril, Gautier Izacard, Xavier Martinet, Marie-Anne Lachaux, Timothée Lacroix, Baptiste Rozière, Naman Goyal, Eric Hambro, Faisal Azhar, Aurelien Rodriguez, Armand Joulin, Edouard Grave, and Guillaume Lample. Llama: Open and efficient foundation language models, 2023.
- [15] Hugo Touvron, Louis Martin, Kevin Stone, Peter Albert, Amjad Almahairi, Yasmine Babaei, Nikolay Bashlykov, Soumya Batra, Prajjwal Bhargava, Shruti Bhosale, Dan Bikel, Lukas Blecher, Cristian Canton Ferrer, Moya Chen, Guillem Cucurull, David Esiobu, Jude Fernandes, Jeremy Fu, Wenyin Fu, Brian Fuller, Cynthia Gao, Vedanuj Goswami, Naman Goyal, Anthony Hartshorn, Saghar Hosseini, Rui Hou, Hakan Inan, Marcin Kardas, Viktor Kerkez, Madian Khabsa, Isabel Kloumann, Artem Korenev, Punit Singh Koura, Marie-Anne Lachaux, Thibaut Lavril, Jenya Lee, Diana Liskovich, Yinghai Lu, Yuning Mao, Xavier Martinet, Todor Mihaylov, Pushkar Mishra, Igor Molybog, Yixin Nie, Andrew Poulton, Jeremy Reizenstein, Rashi Rungta, Kalyan Saladi, Alan Schelten, Ruan Silva, Eric Michael Smith, Ranjan Subramanian, Xiaoqing Ellen Tan, Binh Tang, Ross Taylor, Adina Williams, Jian Xiang Kuan, Puxin Xu, Zheng Yan, Iliyan Zarov, Yuchen Zhang, Angela Fan, Melanie Kambadur, Sharan Narang, Aurelien Rodriguez, Robert Stojnic, Sergey Edunov, and Thomas Scialom. Llama 2: Open foundation and fine-tuned chat models, 2023.
- [16] Aakanksha Chowdhery, Sharan Narang, Jacob Devlin, Maarten Bosma, Gaurav Mishra, Adam Roberts, Paul Barham, Hyung Won Chung, Charles Sutton, Sebastian Gehrmann, Parker Schuh, Kensen Shi, Sasha Tsvyashchenko, Joshua Maynez, Abhishek Rao, Parker Barnes, Yi Tay, Noam Shazeer, Vinodkumar Prabhakaran, Emily Reif, Nan Du, Ben Hutchinson, Reiner Pope, James Bradbury, Jacob Austin, Michael Isard, Guy Gur-Ari, Pengcheng Yin, Toju Duke, Anselm Levskaya, Sanjay Ghemawat, Sunipa Dev, Henryk Michalewski, Xavier Garcia, Vedant Misra, Kevin Robinson, Liam Fedus, Denny Zhou, Daphne Ippolito, David Luan, Hyeontaek Lim, Barret Zoph, Alexander Spiridonov, Ryan Sepassi, David Dohan, Shivani Agrawal, Mark Omernick, Andrew M. Dai, Thanumalayan Sankaranarayana Pillai, Marie Pellat, Aitor Lewkowycz, Erica Moreira, Rewon Child, Oleksandr Polozov, Katherine Lee, Zongwei Zhou, Xuezhi Wang, Brennan Saeta, Mark Diaz, Orhan Firat, Michele Catasta, Jason Wei, Kathy Meier-Hellstern, Douglas Eck, Jeff Dean, Slav Petrov, and Noah Fiedel. Palm: Scaling language modeling with pathways. *Journal of Machine Learning Research*, 24(240):1–113, 2023.
- [17] Rohan Anil, Andrew M. Dai, Orhan Firat, Melvin Johnson, Dmitry Lepikhin, Alexandre Passos, Siamak Shakeri, Emanuel Taropa, Paige Bailey, Zhifeng Chen, Eric Chu, Jonathan H. Clark, Laurent El Shafey, Yanping Huang, Kathy Meier-Hellstern, Gaurav Mishra, Erica Moreira, Mark Omernick, Kevin Robinson, Sebastian Ruder, Yi Tay, Kefan Xiao, Yuanzhong Xu, Yujing Zhang, Gustavo Hernandez Abrego, Junwhan Ahn, Jacob

Austin, Paul Barham, Jan Botha, James Bradbury, Siddhartha Brahma, Kevin Brooks, Michele Catasta, Yong Cheng, Colin Cherry, Christopher A. Choquette-Choo, Aakanksha Chowdhery, Clément Crepy, Shachi Dave, Mostafa Dehghani, Sunipa Dev, Jacob Devlin, Mark Díaz, Nan Du, Ethan Dyer, Vlad Feinberg, Fangxiaoyu Feng, Vlad Fienber, Markus Freitag, Xavier Garcia, Sebastian Gehrmann, Lucas Gonzalez, Guy Gur-Ari, Steven Hand, Hadi Hashemi, Le Hou, Joshua Howland, Andrea Hu, Jeffrey Hui, Jeremy Hurwitz, Michael Isard, Abe Ittycheriah, Matthew Jagielski, Wenhao Jia, Kathleen Kenealy, Maxim Krikun, Sneha Kudugunta, Chang Lan, Katherine Lee, Benjamin Lee, Eric Li, Music Li, Wei Li, YaGuang Li, Jian Li, Hyeontaek Lim, Hanzhao Lin, Zhongtao Liu, Frederick Liu, Marcello Maggioni, Aroma Mahendru, Joshua Maynez, Vedant Misra, Maysam Moussalem, Zachary Nado, John Nham, Eric Ni, Andrew Nystrom, Alicia Parrish, Marie Pellat, Martin Polacek, Alex Polozov, Reiner Pope, Siyuan Qiao, Emily Reif, Bryan Richter, Parker Riley, Alex Castro Ros, Aurko Roy, Brennan Saeta, Rajkumar Samuel, Renee Shelby, Ambrose Slone, Daniel Smilkov, David R. So, Daniel Sohn, Simon Tokumine, Dasha Valter, Vijay Vasudevan, Kiran Vodrahalli, Xuezhi Wang, Pidong Wang, Zirui Wang, Tao Wang, John Wieting, Yuhuai Wu, Kelvin Xu, Yunhan Xu, Linting Xue, Pengcheng Yin, Jiahui Yu, Qiao Zhang, Steven Zheng, Ce Zheng, Weikang Zhou, Denny Zhou, Slav Petrov, and Yonghui Wu. Palm 2 technical report, 2023.

- [18] Albert Q. Jiang, Alexandre Sablayrolles, Arthur Mensch, Chris Bamford, Devendra Singh Chaplot, Diego de las Casas, Florian Bressand, Gianna Lengyel, Guillaume Lample, Lucile Saulnier, Lélio Renard Lavaud, Marie-Anne Lachaux, Pierre Stock, Teven Le Scao, Thibaut Lavril, Thomas Wang, Timothée Lacroix, and William El Sayed. Mistral 7b, 2023.
- [19] Josh Achiam, Steven Adler, Sandhini Agarwal, Lama Ahmad, Ilge Akkaya, Florencia Leoni Aleman, Diogo Almeida, Janko Altenschmidt, Sam Altman, Shyamal Anadkat, et al. Gpt-4 technical report. arXiv preprint arXiv:2303.08774, 2023.
- [20] Cheaper, better, faster, stronger continuing to push the frontier of ai and making it accessible to all.
- [21] Jonathan J. Webster and Chunyu Kit. Tokenization as the initial phase in nlp. In *Proceedings of the 14th Conference on Computational Linguistics Volume 4*, COLING '92, page 1106–1110, USA, 1992. Association for Computational Linguistics.
- [22] Tomas Mikolov, Ilya Sutskever, Kai Chen, Greg Corrado, and Jeffrey Dean. Distributed representations of words and phrases and their compositionality, 2013.
- [23] Jeffrey Pennington, Richard Socher, and Christopher D Manning. Glove: Global vectors for word representation. In *Proceedings of the 2014 conference on empirical methods in natural language processing (EMNLP)*, pages 1532–1543, 2014.
- [24] Biao Zhang and Rico Sennrich. *Root mean square layer normalization*. Curran Associates Inc., Red Hook, NY, USA, 2019.
- [25] Jimmy Lei Ba, Jamie Ryan Kiros, and Geoffrey E. Hinton. Layer normalization, 2016.
- [26] Woosuk Kwon, Zhuohan Li, Siyuan Zhuang, Ying Sheng, Lianmin Zheng, Cody Yu, Joey Gonzalez, Hao Zhang, and Ion Stoica. vllm: Easy, fast, and cheap llm serving with pagedattention. 2023.
- [27] Lequn Chen. Dissecting batching effects in gpt inference, 2023.
- [28] Zechun Liu, Changsheng Zhao, Forrest Iandola, Chen Lai, Yuandong Tian, Igor Fedorov, Yunyang Xiong, Ernie Chang, Yangyang Shi, Raghuraman Krishnamoorthi, Liangzhen Lai, and Vikas Chandra. Mobilellm: Optimizing sub-billion parameter language models for on-device use cases, 2024.
- [29] Wei Chen and Zhiyuan Li. Octopus v2: On-device language model for super agent, 2024.
- [30] Christoforos Kachris. A survey on hardware accelerators for large language models, 2024.
- [31] Emma Strubell, Ananya Ganesh, and Andrew McCallum. Energy and policy considerations for deep learning in nlp, 2019.
- [32] Wm. A. Wulf and Sally A. McKee. Hitting the memory wall: implications of the obvious. *SIGARCH Comput. Archit. News*, 23(1):20–24, mar 1995.
- [33] Amir Gholami, Zhewei Yao, Sehoon Kim, Coleman Hooper, Michael W. Mahoney, and Kurt Keutzer. Ai and memory wall. *IEEE Micro*, pages 1–5, 2024.
- [34] Siddharth Samsi, Dan Zhao, Joseph McDonald, Baolin Li, Adam Michaleas, Michael Jones, William Bergeron, Jeremy Kepner, Devesh Tiwari, and Vijay Gadepally. From words to watts: Benchmarking the energy costs of large language model inference. In 2023 IEEE High Performance Extreme Computing Conference (HPEC), pages 1–9, 2023.

- [35] Mauricio Fadel Argerich and Marta Patiño-Martínez. Measuring and improving the energy efficiency of large language models inference. *IEEE Access*, 12:80194–80207, 2024.
- [36] Matthias C Rillig, Marlene Ågerstrand, Mohan Bi, Kenneth A Gould, and Uli Sauerland. Risks and benefits of large language models for the environment. *Environmental Science & Technology*, 57(9):3464–3466, 2023.
- [37] Zhongxiang Sun. A short survey of viewing large language models in legal aspect, 2023.
- [38] Hannah Brown, Katherine Lee, Fatemehsadat Mireshghallah, Reza Shokri, and Florian Tramèr. What does it mean for a language model to preserve privacy? In *Proceedings of the 2022 ACM conference on fairness, accountability, and transparency*, pages 2280–2292, 2022.
- [39] Richard Plant, Valerio Giuffrida, and Dimitra Gkatzia. You are what you write: Preserving privacy in the era of large language models, 2022.
- [40] Gadi Hutt, Vibhav Viswanathan, and Adam Nadolski. Deliver high performance ml inference with aws inferentia. 2019.
- [41] Brandon McKinzie, Zhe Gan, Jean-Philippe Fauconnier, Sam Dodge, Bowen Zhang, Philipp Dufter, Dhruti Shah, Xianzhi Du, Futang Peng, Floris Weers, Anton Belyi, Haotian Zhang, Karanjeet Singh, Doug Kang, Ankur Jain, Hongyu Hè, Max Schwarzer, Tom Gunter, Xiang Kong, Aonan Zhang, Jianyu Wang, Chong Wang, Nan Du, Tao Lei, Sam Wiseman, Guoli Yin, Mark Lee, Zirui Wang, Ruoming Pang, Peter Grasch, Alexander Toshev, and Yinfei Yang. Mm1: Methods, analysis & insights from multimodal llm pre-training, 2024.
- [42] Guangxuan Xiao, Ji Lin, Mickael Seznec, Hao Wu, Julien Demouth, and Song Han. SmoothQuant: Accurate and efficient post-training quantization for large language models. In Andreas Krause, Emma Brunskill, Kyunghyun Cho, Barbara Engelhardt, Sivan Sabato, and Jonathan Scarlett, editors, *Proceedings of the 40th International Conference on Machine Learning*, volume 202 of *Proceedings of Machine Learning Research*, pages 38087–38099. PMLR, 23–29 Jul 2023.
- [43] Chaofan Tao, Lu Hou, Wei Zhang, Lifeng Shang, Xin Jiang, Qun Liu, Ping Luo, and Ngai Wong. Compression of generative pre-trained language models via quantization, 2022.
- [44] Amir Gholami, Sehoon Kim, Zhen Dong, Zhewei Yao, Michael W. Mahoney, and Kurt Keutzer. A survey of quantization methods for efficient neural network inference, 2021.
- [45] Yuzhuang Xu, Xu Han, Zonghan Yang, Shuo Wang, Qingfu Zhu, Zhiyuan Liu, Weidong Liu, and Wanxiang Che. Onebit: Towards extremely low-bit large language models, 2024.
- [46] Shuming Ma, Hongyu Wang, Lingxiao Ma, Lei Wang, Wenhui Wang, Shaohan Huang, Li Dong, Ruiping Wang, Jilong Xue, and Furu Wei. The era of 1-bit llms: All large language models are in 1.58 bits, 2024.
- [47] Xinyin Ma, Gongfan Fang, and Xinchao Wang. Llm-pruner: On the structural pruning of large language models. In A. Oh, T. Naumann, A. Globerson, K. Saenko, M. Hardt, and S. Levine, editors, *Advances in Neural Information Processing Systems*, volume 36, pages 21702–21720. Curran Associates, Inc., 2023.
- [48] Runxin Xu, Fuli Luo, Chengyu Wang, Baobao Chang, Jun Huang, Songfang Huang, and Fei Huang. From dense to sparse: Contrastive pruning for better pre-trained language model compression. *Proceedings of the AAAI Conference on Artificial Intelligence*, 36(10):11547–11555, Jun. 2022.
- [49] Xunyu Zhu, Jian Li, Yong Liu, Can Ma, and Weiping Wang. A survey on model compression for large language models, 2023.
- [50] Geoffrey Hinton, Oriol Vinyals, and Jeff Dean. Distilling the knowledge in a neural network, 2015.
- [51] Jianping Gou, Baosheng Yu, Stephen J Maybank, and Dacheng Tao. Knowledge distillation: A survey. *International Journal of Computer Vision*, 129(6):1789–1819, 2021.
- [52] Asif Ali Khan, João Paulo C. De Lima, Hamid Farzaneh, and Jeronimo Castrillon. The landscape of computenear-memory and compute-in-memory: A research and commercial overview, 2024.
- [53] Onur Mutlu, Saugata Ghose, Juan Gómez-Luna, and Rachata Ausavarungnirun. *A Modern Primer on Processing in Memory*, pages 171–243. Springer Nature Singapore, Singapore, 2023.
- [54] Anni Lu, Junmo Lee, Tae-Hyeon Kim, Muhammed Ahosan Ul Karim, Rebecca Sejung Park, Harsono Simka, and Shimeng Yu. High-speed emerging memories for ai hardware accelerators. *Nature Reviews Electrical Engineering*, 1(1):24–34, 2024.
- [55] Upmem tech paper.
- [56] Byeongho Kim, Sanghoon Cha, Sangsoo Park, Jieun Lee, Sukhan Lee, Shin-haeng Kang, Jinin So, Kyungsoo Kim, Jin Jung, Jong-Geon Lee, Sunjung Lee, Yoonah Paik, Hyeonsu Kim, Jin-Seong Kim, Won-Jo Lee, Yuhwan Ro, YeonGon Cho, Jin Hyun Kim, JoonHo Song, Jaehoon Yu, Seungwon Lee, Jeonghyeon Cho, and Kyomin

- Sohn. The breakthrough memory solutions for improved performance on llm inference. *IEEE Micro*, 44(3):40–48, 2024.
- [57] Juan Gómez-Luna, Izzat El Hajj, Ivan Fernandez, Christina Giannoula, Geraldo F. Oliveira, and Onur Mutlu. Benchmarking memory-centric computing systems: Analysis of real processing-in-memory hardware. In 2021 12th International Green and Sustainable Computing Conference (IGSC), pages 1–7, 2021.
- [58] Yann Falevoz and Julien Legriel. Energy efficiency impact of processing in memory: A comprehensive review of workloads on the upmem architecture. In Demetris Zeinalipour, Dora Blanco Heras, George Pallis, Herodotos Herodotou, Demetris Trihinas, Daniel Balouek, Patrick Diehl, Terry Cojean, Karl Fürlinger, Maja Hanne Kirkeby, Matteo Nardelli, and Pierangelo Di Sanzo, editors, *Euro-Par 2023: Parallel Processing Workshops*, pages 155–166, Cham, 2024. Springer Nature Switzerland.
- [59] Unlocking on-device generative AI with an NPU and heterogeneous computing. Technical report, Qualcomm, 2024.
- [60] Thomas Wolf, Lysandre Debut, Victor Sanh, Julien Chaumond, Clement Delangue, Anthony Moi, Pierric Cistac, Tim Rault, Rémi Louf, Morgan Funtowicz, and Jamie Brew. Huggingface's transformers: State-of-the-art natural language processing. *CoRR*, abs/1910.03771, 2019.
- [61] Electricity prices. Accessed: 2024-07-11.
- [62] Apple. Introducing Apple's On-Device and Server Foundation Models. https://machinelearning.apple.com/research/introducing-apple-foundation-models. Accessed: 2024-07-03.
- [63] NVIDIA. Achieving High Mixtral 8x7B Performance with NVIDIA H100 Tensor Core GPUs and TensorRT-LLM. https://developer.nvidia.com/blog/achieving-high-mixtral-8x7b-performance-with-nvidia-h100-tensor Accessed: 2024-07-03.