# **AVR32800: UC3L Schematic Checklist**

#### **Features**

- · Power circuits
- Reset circuit
- Clock and crystal oscillators
- aWire™, JTAG and Nexus debug ports
- Capacitive Touch (CAT) Module
- Patents & Trademarks :
  - Atmel® QTouch® (patented charge-transfer method)
  - Atmel QMatrix™ (patented charge-transfer method)

#### 1 Introduction

A good hardware design comes from a proper schematic. Since UC3L devices have a fair number of pins and functions, the schematic for these devices can be large and quite complex.

This application note describes a common checklist which should be used when starting and reviewing the schematics for a UC3L design.



# 32-bit **AVR**® Microcontrollers

# **Application Note**

Rev. 32129B-AVR32-06/10





## 2 Power circuit

## 2.1 Single 3.3 volt power supply

Figure 2-1. Single 3.3 volt power example schematic



Table 2-1. Single 3.3 volt power supply checklist

| $\checkmark$ | Signal name Recommended pin connection Description |                                                                                       | Description                                                                                                 |
|--------------|----------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
|              |                                                    |                                                                                       | Powers I/O lines, OSC32K, RC32K, AST, wake, POR33 and SM33.                                                 |
|              |                                                    | 1.62 V to 3.6 V                                                                       |                                                                                                             |
|              | VDDIO                                              | Decoupling/filtering capacitors 100 nF <sup>(1)(2)</sup> and 10 µF <sup>(1)</sup>     | Decoupling/filtering capacitors must be added to improve startup stability and reduce source voltage drop.  |
|              |                                                    |                                                                                       | Powers I/O lines and internal voltage regulator.                                                            |
|              |                                                    | 1.98 V to 3.6 V                                                                       |                                                                                                             |
|              | VDDIN                                              | Decoupling/filtering capacitors 100 nF <sup>(1)(2)</sup> and 10 µF <sup>(1)</sup>     | Decoupling/filtering capacitors must be added to improve startup stability and reduce source voltage drop.  |
|              |                                                    |                                                                                       | Output of the on-chip 1.8V voltage regulator. Powers CPU, peripherals, memories, SCIF, BOD, RCSYS and DFLL. |
|              | VDDCORE                                            | Decoupling/filtering capacitors<br>100 nF <sup>(1)(2)</sup> and 2.2 µF <sup>(1)</sup> | Decoupling/filtering capacitors must be added to improve startup stability and reduce source voltage drop.  |

Note 1: These values are given only as a typical example.

Note 2: Capacitor should be placed as close as possible to each pin in the signal group, vias should be avoided.

## 2.2 Single 1.8 volt power supply

Figure 2-2. Single 1.8 volt power example schematic



Table 2-2. Single 1.8 volt power supply checklist

| $\checkmark$ | Signal name | Recommended pin connection                                                           | Description                                                                                                                |
|--------------|-------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
|              |             | 1.62 V to 1.98 V                                                                     | Powers I/O lines, OSC32K, RC32K, AST, wake, POR33 and SM33.                                                                |
|              | VDDIO       | Decoupling/filtering capacitors 100 nF <sup>(1)(2)</sup> and 10 µF <sup>(1)</sup>    | Decoupling/filtering capacitors must be added to improve startup stability and reduce source voltage drop.                 |
|              |             | 1.62 V to 1.98 V Decoupling/filtering capacitors                                     | Powers I/O lines, internal voltage regulator not in use.  Decoupling/filtering capacitors must be added to improve startup |
|              | VDDIN       | 100 nF <sup>(1)(2)</sup> and 10 μF <sup>(1)</sup>                                    | stability and reduce source voltage drop.                                                                                  |
|              |             | 1.62 V to 1.98 V                                                                     | Powers CPU, peripherals, memories, SCIF, BOD, RCSYS and DFLL.                                                              |
|              | VDDCORE     | Decoupling/filtering capacitors<br>100 nF <sup>(1)(2)</sup> and 10 μF <sup>(1)</sup> | Decoupling/filtering capacitors must be added to improve startup stability and reduce source voltage drop.                 |

Note 1: These values are given only as a typical example.

Note 2: Capacitor should be placed as close as possible to each pin in the signal group, vias should be avoided.





# 2.3 Single 3.3 volt power supply with 1.8 V I/O lines

Figure 2-3. Single 3.3 volt power with 1.8 volt I/O lines example schematic



Table 2-3. Single 3.3 volt power supply with 1.8 volt I/O lines checklist

| V | Signal name | Recommended pin connection                              | Description                                                                                                 |
|---|-------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
|   |             |                                                         | Powers I/O lines, OSC32K, RC32K, AST, wake, POR33 and SM33.                                                 |
|   |             | Connected to VDDCORE.                                   |                                                                                                             |
|   |             | Decoupling/filtering capacitors                         | Decoupling/filtering capacitors must be added to improve startup                                            |
|   | VDDIO       | 100 nF <sup>(1)(2)</sup> and 2.2 μF <sup>(1)</sup>      | stability and reduce source voltage drop.                                                                   |
|   |             |                                                         | Powers I/O lines and internal voltage regulator.                                                            |
|   |             | 1.98 V to 3.6 V                                         |                                                                                                             |
|   |             | Decoupling/filtering capacitors                         | Decoupling/filtering capacitors must be added to improve startup                                            |
|   | VDDIN       | 100 nF <sup>(1)(2)</sup> and 10 μF <sup>(1)</sup>       | stability and reduce source voltage drop.                                                                   |
|   |             |                                                         | Output of the on-chip 1.8V voltage regulator. Powers CPU, peripherals, memories, SCIF, BOD, RCSYS and DFLL. |
|   |             | Decoupling/filtering capacitors                         | Decoupling/filtering capacitors must be added to improve startup                                            |
|   | VDDCORE     | 100 nF <sup>(1)(2)</sup> and 2.2 $\mu$ F <sup>(1)</sup> | stability and reduce source voltage drop.                                                                   |

Note 1: These values are given only as a typical example.

Note 2: Capacitor should be placed as close as possible to each pin in the signal group, vias should be avoided.

## 2.4 ADC reference power supply

The following schematic checklist is mandatory even if the internal ADC is not in use.

Figure 2-4. ADC reference power supply example schematic



Table 2-4. ADC reference power supply checklist

| V | Signal name | Recommended pin connection                                                                                       | Description                                                                                                                                                                                                          |
|---|-------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | VDDANA      | 1.62 V to 1.98 V<br>RF EMI inductor <sup>(3)</sup><br>Decoupling/filtering capacitor<br>100 nF <sup>(1)(2)</sup> | Powers the on-chip ADC, must always be powered since the analog multiplexer is powered by another domain.  Decoupling/filtering capacitor must be added to improve startup stability and reduce source voltage drop. |
|   |             | 1.62 V to VDDANA                                                                                                 |                                                                                                                                                                                                                      |
|   | ADVREF      | Connect with VDDANA                                                                                              | ADVREF is a pure analog input.                                                                                                                                                                                       |
|   | GNDANA      | Connect to analog ground                                                                                         |                                                                                                                                                                                                                      |

Note 1: These values are given only as a typical example.

Note 2: Capacitor should be placed as close as possible to each pin in the signal group, vias should be avoided.

Note 3: RF EMI inductor only needed if ADC is used in the design.





## 3 Reset circuit

Figure 3-1. Reset circuit example schematic



Table 3-1. Reset circuit checklist

| 5 | <b>7</b> | Signal name Recommended pin connection |                                                                                             | Description                                                                              |  |
|---|----------|----------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|
|   |          | RESET <sup>(1)</sup>                   | Can be left unconnected in case no reset from the system needs to be applied to the product | The RESET_N pin is a Schmitt input and integrates a permanent pull-up resistor to VDDIO. |  |

RESET\_N pin is used by aWire. Reset circuitry should be disabled when using RESET\_N pin during aWire operation.

Note 1: Check section 5 of this document.

# 4 Clocks and crystal oscillators

#### 4.1 External clock source

Figure 4-1. External clock source schematic



Table 4-1. External clock source checklist

|   | $\checkmark$ | Signal name | Recommended pin connection                           | Description                                       |
|---|--------------|-------------|------------------------------------------------------|---------------------------------------------------|
|   |              | XIN         | Connected to clock output from external clock source | Up to VDDIO volt square wave signal up to 50 MHz. |
| Ī |              | XOUT        | Can be left unconnected or used as GPIO              |                                                   |

#### 4.2 Crystal oscillator

Figure 4-2. Crystal oscillator example schematic



Table 4-2. Crystal oscillator checklist

| V | Signal name Recommended pin connection |                                           | Description                                                  |
|---|----------------------------------------|-------------------------------------------|--------------------------------------------------------------|
|   | XIN                                    | Biasing capacitor 22 pF <sup>(1)(2)</sup> | External crystal between 3 MHz and 16 MHz, powered by VDDIO. |
|   | XOUT                                   | Biasing capacitor 22 pF <sup>(1)(2)</sup> | Powered by VDDIO.                                            |

Note 1:

These values are given only as a typical example. The capacitance C of the biasing capacitors can be computed based on the crystal load capacitance  $C_l$  and the internal capacitance  $C_l$  of the MCU as follows:

$$C = 2 (C_L - C_i)$$

The value of  $C_L$  can be found in the crystal datasheet and the value of  $C_i$  can be found in the MCU datasheet.

Note 2:

Capacitor should be placed as close as possible to each pin in the signal group, vias should be avoided.

## 4.3 32 kHz Crystal oscillator

Figure 4-3. 32 kHz crystal oscillator example schematic



Table 4-3. 32 kHz crystal oscillator checklist

| Ŀ | ☑ Si | ignal name | Recommended pin connection                    | Description                                                                                          |  |
|---|------|------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------|--|
|   | XII  | IN32       | Biasing capacitor max 15 pF <sup>(1)(2)</sup> | External 32 kHz crystal.Primary (PA10) powered by VDDIO, Secondary (PA13- XIN32_2) powered by VDDIN. |  |
|   | хс   | OUT32      | Biasing capacitor max 15 pF <sup>(1)(2)</sup> | Primary (PA12) powered by VDDIO, Secondary (PA20 – XOUT32_2) powered by VDDIN.                       |  |

Note 1:

These values are given only as a typical example. The capacitance C of the biasing capacitors can be computed based on the crystal load capacitance  $C_l$  and the internal capacitance  $C_l$  of the MCU as follows:

$$C=2\left(C_{L}-C_{i}\right)$$

The value of  $C_L$  can be found in the crystal datasheet and the value of  $C_i$  can be found in the MCU datasheet.

Note 2:

Capacitor should be placed as close as possible to each pin in the signal group, vias should be avoided.





# **5 JTAG and Nexus debug ports**

## 5.1 aWire port interface

Figure 5-1. aWire port interface example schematic





Table 5-1. aWire port interface checklist

| $\checkmark$ | Signal name | Recommended pin connection                                  | Description                                                                                                                                                       |  |  |  |
|--------------|-------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|              | DATA        | Connect to aWire DATA signal on external tool.              | Device external reset line used for data input and output. Reset circuitry should be disabled as shown above when the RESET_N pin is used during aWire operation. |  |  |  |
|              | DATAOUT     | Optional, connect to aWire DATAOUT signal on external tool. | Data output is optional and only needed for aWire full duplex mode.                                                                                               |  |  |  |

Note 1:

The aWire needs an external pullup on the RESET\_N pin to ensure that the pin is pulled up when the bus is not driven.

# 5.2 JTAG port interface

Figure 5-2. JTAG port interface example schematic



Table 5-2. JTAG port interface checklist

| V | Signal name | Recommended pin connection | Description                                               |  |
|---|-------------|----------------------------|-----------------------------------------------------------|--|
|   | TMS         | PA01                       | Test mode select, sampled on rising TCK.                  |  |
|   | TDO         | PA02                       | Test data output, driven on falling TCK.                  |  |
|   | TCK         | PA00                       | Test clock, fully asynchronous to system clock frequency. |  |
|   | RESET       | RESET                      | Device external reset line.                               |  |
|   | TDI         | PA03                       | Test data input, sampled on rising TCK.                   |  |
|   | EVTO        |                            | Event output, not used.                                   |  |





## 5.3 Nexus port interface

Figure 5-3. Nexus port interface example schematic



Table 5-3. Nexus port interface checklist

| V | Signal name         | Recommended pin connection | Description                                               |  |
|---|---------------------|----------------------------|-----------------------------------------------------------|--|
|   | TDI                 | PA03                       | Test data input, sampled on rising TCK.                   |  |
|   | TMS                 | PA01                       | Test mode select, sampled on rising TCK.                  |  |
|   | TCK                 | PA00                       | Test clock, fully asynchronous to system clock frequency. |  |
|   | TDO                 | PA02                       | Test data output, driven on falling TCK.                  |  |
|   | RESET               | RESET                      | Device external reset line.                               |  |
|   | EVTI <sup>(1)</sup> |                            | Event input.                                              |  |
|   | MDO[0:5] (1)        |                            | Trace data output.                                        |  |
|   | EVTO                | PA04                       | Event output.                                             |  |
|   | MCK0 <sup>(1)</sup> |                            | Trace data output clock.                                  |  |
|   | MSE[0:1] (1)        |                            | Trace frame control.                                      |  |

Two different connections are possible based on the value of OCD AXS register. Please refer to MCU datasheet section

Note 1: Nexus OCD AUX Port Connections





# 6 Capacitive Touch (CAT) Module

## 6.1 QTouch

Figure 6-1. QTouch Typical connection



Table 6.1 QTouch Pin selection guide

|              | garager in gordoner garag |                     |                        |
|--------------|---------------------------|---------------------|------------------------|
| $\checkmark$ | CAT module PIN name       | PIN Name            | QTouch Method Pin Name |
|              | CSA0                      | PA13 <sup>(5)</sup> | SNS0                   |
|              | CSB0                      | PA18                | SNSK0                  |
|              | CSA1                      | PA01                | SNS1                   |
|              | CSB1                      | PA06                | SNSK1                  |
|              | CSA2                      | PA00                | SNS2                   |
|              | CSB2                      | PA07                | SNSK2                  |
|              | CSA3                      | PA02                | SNS3                   |
|              | CSB3                      | PA03                | SNSK3                  |
|              | CSA4                      | PA08 <sup>(1)</sup> | SNS4                   |
|              | CSB4                      | PA09 <sup>(2)</sup> | SNSK4                  |
|              | CSA5                      | PA10 <sup>(3)</sup> | SNS5                   |
|              | CSB5                      | PA12 <sup>(4)</sup> | SNSK5                  |
|              | CSA6                      | PA14                | SNS6                   |
|              | CSB6                      | PA15                | SNSK6                  |
|              | CSA7                      | PA04                | SNS7                   |
|              | CSB7                      | PA05                | SNSK7                  |
|              | CSA8                      | PA16                | SNS8                   |
|              | CSB8                      | PA17                | SNSK8                  |
|              | CSA9                      | PB00                | SNS9                   |

| <b>V</b> | CAT module PIN name | PIN Name            | QTouch Method Pin Name |
|----------|---------------------|---------------------|------------------------|
|          | CSB9                | PB01                | SNSK9                  |
|          | CSA10               | PA19                | SNS10                  |
|          | CSB10               | PA22                | SNSK10                 |
|          | CSA11               | PB03                | SNS11                  |
|          | CSB11               | PB02                | SNSK11                 |
|          | CSA12               | PA20 <sup>(6)</sup> | SNS12                  |
|          | CSB12               | PB08                | SNSK12                 |
|          | CSA13               | PB07                | SNS13                  |
|          | CSB13               | PB06                | SNSK13                 |
|          | CSA14               | PB04                | SNS14                  |
|          | CSB14               | PB05                | SNSK14                 |
|          | CSA15               | PB12                | SNS15                  |
|          | CSB15               | PB09                | SNSK15                 |
|          | CSA16               | PB11                | SNS16                  |
|          | CSB16               | PB10                | SNSK16                 |

| Note 1: | This pin has an alternate function of XIN0     |
|---------|------------------------------------------------|
| Note 2: | This pin has an alternate function of XOUT0    |
| Note 3: | This pin has an alternate function of XIN32    |
| Note 4: | This pin has an alternate function of XOUT32   |
| Note 5: | This pin has an alternate function of XIN32_2  |
| Note 6: | This pin has an alternate function of XOUT32_2 |

#### 6.2 QMatrix

There are three different ways of connecting QMatrix to the CAT module

- 1. Internal Current sources Disabled.
- 2. Internal Current sources Enabled with DICS.INTREFSEL= 0.
- 3. Internal Current sources Enabled with DICS.INTREFSEL= 1.

In all the three modes, Ra=10kohm, Rb=50ohm are recommended values. These two resistors should only be needed in some specialized applications (touch screens) where the sense capacitors are charged to low voltages (15 to 20 mV). In this case, we need to insure that the comparator threshold is 0 or slightly positive.

In a more typical QMatrix application with an array of buttons, the capacitors will be charged to 50 mV or more, and then a comparator offset of -15 mV is not a problem. In this case ACREFN can be grounded and it is unnecessary to use VDIVEN.





Figure 6-2 . QMatrix example schematic for Internal Current Sources Disabled



Table 6-2. Some of Maximum possible combination for QMatrix (Internal Current Sources Disabled).

|   | CAT                | PIN Name            | QMatrix            | Internal Current Sources Disabled ( Five different possible combination) |        |        |        |        |        |
|---|--------------------|---------------------|--------------------|--------------------------------------------------------------------------|--------|--------|--------|--------|--------|
| V | module<br>PIN name |                     | Method Pin<br>Name | A                                                                        | В      | С      | D      | E      | F      |
|   | CSA0               | PA13 <sup>(5)</sup> | X0                 | X0                                                                       | SMP    | X0     | X0     | X0     | X0     |
|   | CSB0               | PA18                | X1                 | X1                                                                       | X1     | X1     | X1     | X1     | X1     |
|   | CSA1               | PA01                | Y0                 | Y0                                                                       | Y0     | Y0     | Y0     | Y0     | Y0     |
|   | CSB1               | PA06                | YK0                | YK0                                                                      | YK0    | YK0    | YK0    | YK0    | YK0    |
|   | CSA2               | PA00                | X2                 | X2                                                                       | X2     | X2     | X2     | X2     | X2     |
|   | CSB2               | PA07                | X3                 | X3                                                                       | X3     | X3     | X3     | X3     | X3     |
|   | CSA3               | PA02                | Y1                 | Y1                                                                       | Y1     | Y1     | Y1     | Y1     | Y1     |
|   | CSB3               | PA03                | YK1                | YK1                                                                      | YK1    | YK1    | YK1    | YK1    | YK1    |
|   | CSA4               | PA08 <sup>(1)</sup> | X4                 | X4                                                                       | X4     | X4     | X4     | X4     | X4     |
|   | CSB4               | PA09 <sup>(2)</sup> | X5                 | X5                                                                       | X5     | X5     | X5     | X5     | X5     |
|   | CSA5               | PA10 <sup>(3)</sup> | Y2                 | Y2                                                                       | Y2     | Y2     |        | Y2     | Y2     |
|   | CSB5               | PA12 <sup>(4)</sup> | YK2                | YK2                                                                      | YK2    | YK2    | SMP    | YK2    | YK2    |
|   | CSA6               | PA14                | X6                 | X6                                                                       | X6     | X6     | X6     | SMP    | X6     |
|   | CSB6               | PA15                | X7                 | X7                                                                       | X7     | X7     | X7     | X7     | X7     |
|   | CSA7               | PA04                | Y3                 | Y3                                                                       | Y3     | Y3     | Y3     | Y3     | Y3     |
|   | CSB7               | PA05                | YK3                | YK3                                                                      | YK3    | YK3    | YK3    | YK3    | YK3    |
|   | CSA8               | PA16                | X8                 | ACREFN                                                                   | ACREFN | ACREFN | ACREFN | ACREFN | ACREFN |
|   | CSB8               | PA17                | X9                 | SMP                                                                      | X9     | X9     | X9     | X9     | X9     |
|   | CSA9               | PB00                | Y4                 | Y4                                                                       | Y4     | Y4     | Y4     | Y4     | Y4     |
|   | CSB9               | PB01                | YK4                | YK4                                                                      | YK4    | YK4    | YK4    | YK4    | YK4    |
|   | CSA10              | PA19                | X10                | X10                                                                      | X10    | X10    | X10    | X10    | X10    |
|   | CSB10              | PA22                | X11                | X11                                                                      | X11    | SMP    | X11    | X11    | X11    |
|   | CSA11              | PB03                | Y5                 | Y5                                                                       | Y5     | Y5     | Y5     | Y5     | Y5     |
|   | CSB11              | PB02                | YK5                | YK5                                                                      | YK5    | YK5    | YK5    | YK5    | YK5    |
|   | CSA12              | PA20 <sup>(6)</sup> | X12                | X12                                                                      | X12    | X12    | X12    | X12    | X12    |
|   | CSB12              | PB08                | X13                | X13                                                                      | X13    | X13    | X13    | X13    | X13    |
|   | CSA13              | PB07                | Y6                 | Y6                                                                       | Y6     | Y6     | Y6     | Y6     | Y6     |
|   | CSB13              | PB06                | YK6                | YK6                                                                      | YK6    | YK6    | YK6    | YK6    | YK6    |
|   | CSA14              | PB04                | X14                | X14                                                                      | X14    | X14    | X14    | X14    | X14    |
|   | CSB14              | PB05                | X15                | X15                                                                      | X15    | X15    | X15    | X15    | X15    |
|   | CSA15              | PB12                | Y7                 | Y7                                                                       | Y7     | Y7     | Y7     | Y7     | Y7     |
|   | CSB15              | PB09                | YK7                | YK7                                                                      | YK7    | YK7    | YK7    | YK7    | YK7    |
|   | CSA16              | PB11                | X16                | X16                                                                      | X16    | X16    | X16    | X16    | X16    |





| _ |                   | PIN Name |                    | Internal Current Sources Disabled ( Five different possible combination) |     |     |     |     |     |
|---|-------------------|----------|--------------------|--------------------------------------------------------------------------|-----|-----|-----|-----|-----|
| _ | nodule<br>IN name |          | Method Pin<br>Name | Α                                                                        | В   | С   | D   | E   | F   |
| С | SB16              | PB10     | X17                | X17                                                                      | X17 | X17 | X17 | X17 | X17 |
|   |                   | PA21     |                    |                                                                          |     |     |     |     | SMP |

Note 1: This pin has an alternate function of XIN0

Note 2: This pin has an alternate function of XOUT0

Note 3: This pin has an alternate function of XIN32

Note 4: This pin has an alternate function of XOUT32

Note 5: This pin has an alternate function of XIN32\_2

Note 6: This pin has an alternate function of XOUT32\_2

**Table 6-3.** Some of Maximum possible combination for QMatrix with SYNC and DIVEN (Internal Current Sources Disabled).

|   | CAT   |                     | QMatrix            | Table 6-2 " |        | Table 6.2-1<br>"A" |        |        |                        |
|---|-------|---------------------|--------------------|-------------|--------|--------------------|--------|--------|------------------------|
| V |       | PIN Name            | Method Pin<br>Name | I           | J      | K                  | L      | M      | combination<br>+VDIVEN |
|   | CSA0  | PA13 <sup>(5)</sup> | X0                 | X0          | X0     | X0                 | X0     | X0     | X0                     |
|   | CSB0  | PA18                | X1                 | X1          | SYNC   | X1                 | X1     | X1     | X1                     |
|   | CSA1  | PA01                | Y0                 | Y0          | Y0     | Y0                 | Y0     | Y0     | Y0                     |
|   | CSB1  | PA06                | YK0                | YK0         | YK0    | YK0                | YK0    | YK0    | YK0                    |
|   | CSA2  | PA00                | X2                 | X2          | X2     | X2                 | X2     | X2     | X2                     |
|   | CSB2  | PA07                | Х3                 | Х3          | Х3     | Х3                 | Х3     | Х3     | Х3                     |
|   | CSA3  | PA02                | Y1                 | Y1          | Y1     | Y1                 | Y1     | Y1     | Y1                     |
|   | CSB3  | PA03                | YK1                | YK1         | YK1    | YK1                | YK1    | YK1    | YK1                    |
|   | CSA4  | PA08 <sup>(1)</sup> | X4                 | X4          | X4     | X4                 | X4     | X4     | X4                     |
|   | CSB4  | PA09 <sup>(2)</sup> | X5                 | X5          | X5     | X5                 | X5     | X5     | X5                     |
|   | CSA5  | PA10 <sup>(3)</sup> | Y2                 | Y2          | Y2     | Y2                 | Y2     | Y2     | Y2                     |
|   | CSB5  | PA12 <sup>(4)</sup> | YK2                | YK2         | YK2    | YK2                | YK2    | YK2    | YK2                    |
|   | CSA6  | PA14                | X6                 | X6          | X6     | X6                 | X6     | X6     | X6                     |
|   | CSB6  | PA15                | X7                 | SYNC        | X7     | X7                 | X7     | X7     | X7                     |
|   | CSA7  | PA04                | Y3                 | Y3          | Y3     | Y3                 | Y3     | Y3     | Y3                     |
|   | CSB7  | PA05                | YK3                | YK3         | YK3    | YK3                | YK3    | YK3    | YK3                    |
|   | CSA8  | PA16                | X8                 | ACREFN      | ACREFN | ACREFN             | ACREFN | ACREFN | ACREFN                 |
|   | CSB8  | PA17                | X9                 | SMP         | SMP    | SMP                | SMP    | SMP    | SMP                    |
|   | CSA9  | PB00                | Y4                 | Y4          | Y4     | Y4                 | Y4     | Y4     | Y4                     |
|   | CSB9  | PB01                | YK4                | YK4         | YK4    | YK4                | YK4    | YK4    | YK4                    |
|   | CSA10 | PA19                | X10                | X10         | X10    | X10                | X10    | SYNC   | X10                    |
|   | CSB10 | PA22                | X11                | X11         | X11    | X11                | X11    | X11    | X11                    |
|   | CSA11 | PB03                | Y5                 | Y5          | Y5     | Y5                 | Y5     | Y5     | Y5                     |
|   | CSB11 | PB02                | YK5                | YK5         | YK5    | YK5                | YK5    | YK5    | YK5                    |

# **AVR32800**

|          | CAT                | PIN Name            | Method Pin | Table 6-2 "A" combination +SYNC |     |      |      |     | Table 6.2-1<br>"A"     |
|----------|--------------------|---------------------|------------|---------------------------------|-----|------|------|-----|------------------------|
| <b>√</b> | module<br>PIN name |                     |            | I                               | J   | K    | L    | M   | combination<br>+VDIVEN |
|          | CSA12              | PA20 <sup>(6)</sup> | X12        | X12                             | X12 | X12  | X12  | X12 | X12                    |
|          | CSB12              | PB08                | X13        | X13                             | X13 | SYNC | X13  | X13 | X13                    |
|          | CSA13              | PB07                | Y6         | Y6                              | Y6  | Y6   | Y6   | Y6  | Y6                     |
|          | CSB13              | PB06                | YK6        | YK6                             | YK6 | YK6  | YK6  | YK6 | YK6                    |
|          | CSA14              | PB04                | X14        | X14                             | X14 | X14  | X14  | X14 | X14                    |
|          | CSB14              | PB05                | X15        | X15                             | X15 | X15  | X15  | X15 | X15                    |
|          | CSA15              | PB12                | Y7         | Y7                              | Y7  | Y7   | SYNC | Y7  | Y7                     |
|          | CSB15              | PB09                | YK7        | YK7                             | YK7 | YK7  |      | YK7 | YK7                    |
|          | CSA16              | PB11                | X16        | X16                             | X16 | X16  | X16  | X16 | VDIVEN                 |
|          | CSB16              | PB10                | X17        | X17                             | X17 | X17  | X17  | X17 | X17                    |

Note 1: This pin has an alternate function of XIN0

Note 2: This pin has an alternate function of XOUT0

Note 3: This pin has an alternate function of XIN32

Note 4: This pin has an alternate function of XOUT32

Note 5: This pin has an alternate function of XIN32\_2

Note 6: This pin has an alternate function of XOUT32\_2





Figure 6-3. Qmatrix example schematic for Internal Current Sources Enabled with DICS.INTREFSEL= 0 and DICS.INTREFSEL= 1



# **AVR32800**

**Table 6-4.** Some of Maximum possible combination for QMatrix (Internal Current sources Enabled) with DICS.INTREFSEL= 0 and DICS.INTREFSEL= 1.

| V | CAT<br>module<br>PIN name | PIN Name            | QMatrix Method Pin Name | DICS.INTREFSEL= 0 | DICS.INTREFSEL= 1 |
|---|---------------------------|---------------------|-------------------------|-------------------|-------------------|
|   | CSA0                      | PA13 <sup>(5)</sup> | X0                      | X0                | X0                |
|   | CSB0                      | PA18                | X1                      | X1                | X1                |
|   | CSA1                      | PA01                | Y0                      | Y0                | Y0                |
|   | CSB1                      | PA06                | YK0                     | YK0               | YK0               |
|   | CSA2                      | PA00                | X2                      | X2                | X2                |
|   | CSB2                      | PA07                | Х3                      | Х3                | Х3                |
|   | CSA3                      | PA02                | Y1                      | Y1                | Y1                |
|   | CSB3                      | PA03                | YK1                     | YK1               | YK1               |
|   | CSA4                      | PA08 <sup>(1)</sup> | X4                      | X4                | X4                |
|   | CSB4                      | PA09 <sup>(2)</sup> | X5                      | X5                | X5                |
|   | CSA5                      | PA10 <sup>(3)</sup> | Y2                      | Y2                | Y2                |
|   | CSB5                      | PA12 <sup>(4)</sup> | YK2                     | YK2               | YK2               |
|   | CSA6                      | PA14                | X6                      | X6                | X6                |
|   | CSB6                      | PA15                | Х7                      | X7                | Х7                |
|   | CSA7                      | PA04                | Y3                      | Y3                | Y3                |
|   | CSB7                      | PA05                | YK3                     | YK3               | YK3               |
|   | CSA8                      | PA16                | X8                      | ACREFN            | ACREFN            |
|   | CSB8                      | PA17                | Х9                      | DIS               | Х9                |
|   | CSA9                      | PB00                | Y4                      | Y4                | Y4                |
|   | CSB9                      | PB01                | YK4                     | YK4               | YK4               |
|   | CSA10                     | PA19                | X10                     | X10               | X10               |
|   | CSB10                     | PA22                | X11                     | X11               | X11               |
|   | CSA11                     | PB03                | Y5                      | Y5                | Y5                |
|   | CSB11                     | PB02                | YK5                     | YK5               | YK5               |
|   | CSA12                     | PA20 <sup>(6)</sup> | X12                     | X12               | X12               |
|   | CSB12                     | PB08                | X13                     | X13               | X13               |
|   | CSA13                     | PB07                | Y6                      | Y6                | Y6                |
|   | CSB13                     | PB06                | YK6                     | YK6               | YK6               |
|   | CSA14                     | PB04                | X14                     | X14               | X14               |
|   | CSB14                     | PB05                | X15                     | X15               | X15               |
|   | CSA15                     | PB12                | Y7                      | Y7                | Y7                |
|   | CSB15                     | PB09                | YK7                     | YK7               | YK7               |
|   | CSA16                     | PB11                | X16                     | X16               | X16               |
|   | CSB16                     | PB10                | X17                     | X17               | X17               |

Note 1: This pin has an alternate function of XIN0

Note 2: This pin has an alternate function of XOUT0





|   | CAT      |          |                         |                   |                   |
|---|----------|----------|-------------------------|-------------------|-------------------|
|   | module   |          |                         |                   |                   |
| ✓ | PIN name | PIN Name | QMatrix Method Pin Name | DICS.INTREFSEL= 0 | DICS.INTREFSEL= 1 |

Note 3: This pin has an alternate function of XIN32

Note 4: This pin has an alternate function of XOUT32

Note 5: This pin has an alternate function of XIN32\_2

Note 6: This pin has an alternate function of XOUT32\_2

#### 7 Resistive Touch Screen

Refer to "Resistive Touch Screen" of MCU data sheet for more details.

## 8 Miscellaneous Topics

#### 8.1 I/O Line considerations

The device datasheet contains subsection "I/O Line Considerations" under section "Package and Pinout".

## 8.2 Bootloader pin

If a pin is used to enter in the bootloader mode provided by the default bootloader programmed on all chips, that pin should be pulled-up or pulled-low depending on the chosen bootloader pin configuration.

# 9 Suggested reading

#### 9.1 Device datasheet

The device datasheet contains block diagrams of the peripherals and details about implementing firmware for the device. The datasheet is available on <a href="http://www.atmel.com/AVR32">http://www.atmel.com/AVR32</a> in the *Datasheets* section.

#### 9.2 Touch design documents

Touch design documents contain the principles required for designing with Buttons, sliders and wheels. They are available on,

http://www.atmel.com/dyn/products/app\_notes\_v2.asp?family\_id=697.

#### 9.3 Hardware - QT600

QT600 is a complete touch development kit for buttons, sliders and wheels. They are available on <a href="http://www.atmel.com/dyn/products/tools\_card\_v2.asp?tool\_id=4658">http://www.atmel.com/dyn/products/tools\_card\_v2.asp?tool\_id=4658</a>.

# **AVR32800**

# 9.4 Hardware - STK600 Routing card for 48 pin AT32UC3L0 - STK600-RCUC3L0-34

STK600-RCUC3L0-34 is the correct Routing card for using with STK600. Schematics of same is available on http://www.atmel.com/dyn/resources/prod\_documents/A09-0644\_STK600-RCUC3L0-34\_sch.PDF





#### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033

Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com

Technical Support avr32@atmel.com touch@atmel.com Sales Contact

www.atmel.com/contacts

Literature Request www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2010 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof, AVR<sup>®</sup>, AVR<sup>®</sup> logo, QTouch<sup>®</sup>, Adjacent Key Suppression® and others, are the registered trademarks, QMatrix<sup>™</sup>, AKS<sup>™</sup>, and others, are trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.