# 111-1 535313

# 進階可程式邏輯系統設計與應用

# Advanced Programmable Logic System Design and Application

實驗編號: LAB08

實驗名稱: HPS FPGA and Custom QSYS Component

結報完成日期 : 2022.12.05

姓名: 王語

系級:機械四

學號: 0811127

#### 一、 實驗目的

本實驗藉由 Qsys 連接 DE1-SoC 上的 ARM 以及 FPGA,以熟悉基於 SoC 的 FPGA 嵌入式系統硬體與軟體開發流程。

說明<sup>[1]</sup>: HPS 是基於 ARM 的處理器,具有豐富的周邊電路和存儲介面。HPS 和 FPGA 不僅能夠獨立工作,也能通過高性能 AXI 總線橋接實現高速寬頻行數據傳輸,此部分配置可以藉由 Quartus II 中的 Custom QSYS 完成開發,這個總線是雙向的且支持同時讀寫的功能。

ARM 部分以 C 語言開發,而 FPGA 部分則支持 Verilog。

# 二、 Verilog 程式碼

為了節省空間,只貼由我撰寫的兩行程式碼。

另外,E3下載的 V 檔案中有部分 wire 沒有宣告,已將其更正。

## 三、 ()程式碼

由於執行過程七節管沒有正常工作,我將助教給的程式碼做了小更動,移除了兩行註解。

## 四、 hps\_0

```
#ifndef _ALTERA_HPS_0_H_
#define _ALTERA_HPS_0_H_
 * This file was automatically generated by the swinfo2header utility.
 * Created from SOPC Builder system 'soc_system' in
 * file './soc_system.sopcinfo'.
 * This file contains macros for module 'hps_0' and devices
 * connected to the following masters:
 * h2f_axi_master
 * h2f_lw_axi_master
 * Do not include this header file and another header file created for a
 * different module or master group at the same time.
 * Doing so may result in duplicate macro names.
 * Instead, use the system header file which has macros with unique names.
 */
 * Macros for device 'onchip_memory2_0', class 'altera_avalon_onchip_memory2'
 * The macros are prefixed with 'ONCHIP_MEMORY2_0_'.
 * The prefix is the slave descriptor.
\verb|#define ONCHIP_MEMORY2_0_COMPONENT_TYPE altera_avalon_onchip_memory2|\\
\hbox{\tt\#define ONCHIP\_MEMORY2\_0\_COMPONENT\_NAME onchip\_memory2\_0}
#define ONCHIP_MEMORY2_0_BASE 0x0
#define ONCHIP_MEMORY2_0_SPAN 65536
#define ONCHIP_MEMORY2_0_END 0xffff
#define ONCHIP_MEMORY2_0_ALLOW_IN_SYSTEM_MEMORY_CONTENT_EDITOR 0
#define ONCHIP_MEMORY2_0_ALLOW_MRAM_SIM_CONTENTS_ONLY_FILE 0
#define ONCHIP_MEMORY2_0_CONTENTS_INFO ""
#define ONCHIP_MEMORY2_0_DUAL_PORT 0
#define ONCHIP_MEMORY2_0_GUI_RAM_BLOCK_TYPE AUTO
\verb|#define ONCHIP_MEMORY2_0_INIT_CONTENTS_FILE soc\_system\_onchip\_memory2\_0|\\
#define ONCHIP_MEMORY2_0_INIT_MEM_CONTENT 1
#define ONCHIP_MEMORY2_0_INSTANCE_ID NONE
#define ONCHIP_MEMORY2_0_NON_DEFAULT_INIT_FILE_ENABLED 0
#define ONCHIP_MEMORY2_0_RAM_BLOCK_TYPE AUTO
#define ONCHIP_MEMORY2_0_READ_DURING_WRITE_MODE DONT_CARE
#define ONCHIP_MEMORY2_0_SINGLE_CLOCK_OP 0
#define ONCHIP_MEMORY2_0_SIZE_MULTIPLE 1
#define ONCHIP_MEMORY2_0_SIZE_VALUE 65536
#define ONCHIP_MEMORY2_0_WRITABLE 1
#define ONCHIP_MEMORY2_0_MEMORY_INFO_DAT_SYM_INSTALL_DIR SIM_DIR
#define ONCHIP_MEMORY2_0_MEMORY_INFO_GENERATE_DAT_SYM 1
#define ONCHIP_MEMORY2_0_MEMORY_INFO_GENERATE_HEX 1 \,
#define ONCHIP_MEMORY2_0_MEMORY_INFO_HAS_BYTE_LANE 0
#define ONCHIP_MEMORY2_0_MEMORY_INFO_HEX_INSTALL_DIR QPF_DIR
\hbox{\tt\#define ONCHIP\_MEMORY2\_0\_MEMORY\_INFO\_MEM\_INIT\_DATA\_WIDTH~64}
\verb|#define ONCHIP_MEMORY2_0_MEMORY_INFO_MEM_INIT_FILENAME soc\_system\_onchip\_memory2\_0|
```

```
* Macros for device 'pio_led', class 'altera_avalon_pio'
* The macros are prefixed with 'PIO_LED_'.
 * The prefix is the slave descriptor.
#define PIO_LED_COMPONENT_TYPE altera_avalon_pio
#define PIO_LED_COMPONENT_NAME pio_led
#define PIO_LED_BASE 0x0
#define PIO_LED_SPAN 32
#define PIO_LED_END 0x1f
#define PIO_LED_BIT_CLEARING_EDGE_REGISTER 0
#define PIO_LED_BIT_MODIFYING_OUTPUT_REGISTER 0  
#define PIO_LED_CAPTURE 0
#define PIO_LED_DATA_WIDTH 10
#define PIO_LED_DO_TEST_BENCH_WIRING 0
#define PIO_LED_DRIVEN_SIM_VALUE 0
#define PIO_LED_EDGE_TYPE NONE
#define PIO_LED_FREQ 50000000
#define PIO_LED_HAS_IN 0
#define PIO_LED_HAS_OUT 1
#define PIO_LED_HAS_TRI 0
#define PIO_LED_IRQ_TYPE NONE
#define PIO_LED_RESET_VALUE 1023
 * Macros for device 'SEG7 LUT 0', class 'SEG7 LUT'
* The macros are prefixed with 'SEG7_LUT_0_'.
 * The prefix is the slave descriptor.
#define SEG7_LUT_0_COMPONENT_TYPE SEG7_LUT
#define SEG7_LUT_0_COMPONENT_NAME SEG7_LUT_0
#define SEG7_LUT_0_BASE 0x20
#define SEG7_LUT_0_SPAN 4
#define SEG7_LUT_0_END 0x23
 * Macros for device 'sysid_qsys', class 'altera_avalon_sysid_qsys'
* The macros are prefixed with 'SYSID_QSYS_'.
 * The prefix is the slave descriptor.
#define SYSID_QSYS_COMPONENT_TYPE altera_avalon_sysid_qsys
\hbox{\tt\#define SYSID\_QSYS\_COMPONENT\_NAME sysid\_qsys}
#define SYSID_QSYS_BASE 0x10000
#define SYSID_QSYS_SPAN 8
#define SYSID_QSYS_END 0x10007
#define SYSID_QSYS_ID 2899645186
#define SYSID_QSYS_TIMESTAMP 1670153700
 * Macros for device 'jtag_uart', class 'altera_avalon_jtag_uart'
* The macros are prefixed with 'JTAG UART'.
 * The prefix is the slave descriptor.
 */
#define JTAG_UART_COMPONENT_TYPE altera_avalon_jtag_uart
#define JTAG_UART_COMPONENT_NAME jtag_uart
#define JTAG_UART_BASE 0x20000
#define JTAG_UART_SPAN 16
#define JTAG_UART_END 0x2000f
```

#define JTAG\_UART\_READ\_DEPTH 64
#define JTAG\_UART\_READ\_THRESHOLD 8
#define JTAG\_UART\_WRITE\_DEPTH 64
#define JTAG\_UART\_WRITE\_THRESHOLD 8

#endif /\* \_ALTERA\_HPS\_0\_H\_ \*/

## 五、 實驗結果

#### Putty 執行

#### Sof 檔案燒錄完成



運行結果如同 DEMO 影片,執行跑馬燈,LED 燈從最右邊開始閃爍至最左邊,再由最左邊閃爍回到最右邊,當最右邊的 LED 燈再次亮起時,七節管的數字+1。









#### 七、 問題與討論

1. 照著實驗講義之步驟操作,卻出現缺少 hps\_0 的錯誤

```
$ cd c:/altera/13.1/embedded/my_first_hps-fpga_sw
ideapad S145@LAPTOP-EH6VK48C /cygdrive/c/altera/13.1/embedded/my_first_hps-fpga_sw
$ make
arm-linux-gnueabihf-gcc -static -g -Wall -IC:/altera/13.1/embedded/ip/altera/hps/altera_hps/hwlib/include -c main.c -o
main.o
main.c:9:19: fatal error: hps_0.h: No such file or directory
compilation terminated.
make: *** [main.o] Error 1
ideapad S145@LAPTOP-EH6VK48C /cygdrive/c/altera/13.1/embedded/my_first_hps-fpga_sw
$
```

而且生成出來的 hps\_0 似乎也存在錯誤

```
ideapad S145@LAPTOP-EH6VK48C /cygdrive/c/altera/13.1/embedded/my_first_hps-fpga_sw

$ make
arm-linux-gnueabihf-gcc -static -g -Wall -IC:/altera/13.1/embedded/ip/altera/hps/altera_hps/hwlib/include -c main.c -
main.o
main.o: In function 'main':
main.c:41:77: error: 'P10_LED_BASE' undeclared (first use in this function)
main.c:41:77: note: each undeclared identifier is reported only once for each function it appears in
main.c:63:30: error: 'P10_LED_DATA_WIDTH' undeclared (first use in this function)
main.c:23:8: warning: unused variable 'h2p_lw_seg_addr' [-Wunused-variable]
make: *** [main.o] Error 1
```

為了解決此問題,自行創建一個新的 generate\_hps\_qsys\_header. sh檔,方法如同參考資料[2]

並以新生成的檔案取代舊版的即可解決問題。

```
ideapad S145@LAPTOP-EH6VK48C /cygdrive/c/altera/13.1/embedded/Altera_TRAN/my_first_hps-fpga_base
B ./generate_hps_qsys_header.sh
O [main] uname 10096 find_fast_cwd: WARNING: Couldn't compute FAST_CWD pointer. Please report this problem to
the public mailing list cygwin@cygwin.com
swinfo2header: Creating macro file 'hps_0.h' for module 'hps_0'
```

2. 在 Qsys 中創建 SEG7\_LUT 時,因為缺少了 write\_en,因此無法順利生成,將 SEG7\_LUT.v 中的註解取消即可順利運行。

3. 燒錄 sof 檔並在 putty 上運行,不過 LED 跑馬燈跑完一輪後,七節管上的數字並沒有增加,花費數個小時,反覆檢查 Qsys 走線,以及 SEG7\_LUT. v 是否存在錯誤,結果發現是 C 檔案中七節管數字的程式碼備註解掉了,不知道是不是助教故意設下的陷阱,但有一點考以很確定,這個程式的設計者是個狠人,因為使用記事本,程式碼沒有顏色,真的很難發現。

4. 在講義中並沒有說明. seg7\_lut\_0\_conduit\_end\_export 要接到哪裡, 經過一番研究後發現要接在 HEX0 上。

```
.pio_led_external_connection_export ( LEDR ), // pio_led_external_connection.export //.seg7_lut_1_conduit_end_1_export ( {HEX0,HEX1,HEX2,HEX3,HEX4,HEX5} ) , // seg7_lut_1_conduit_end_1.export // seg7_lut_0_conduit_end_export ( HEX0 ) , // seg7_lut_2_conduit_end_1.export // iDIG
```

5. 若要使結果和 DEMO 影片一致,則不可以用 4'b0000 作為 HEX1~HEX5 的輸入,即便沒有給予訊號也不可使他默認接地,否則七節管會輸出 8。 為了解決此問題,我直接將 Output 的 HEX1~HEX5 移除。

#### 八、 心得

這次實驗好困難,做的我心好累,不是不會打,是不知道錯在哪,對 於嵌入式我一向很害怕,如果只是要打程式,我很會抓 BUG,不過這種系 統類、架構相關的問題,在加上對於開發軟體的不熟悉,讓我挫敗連連。

心好累,希望期末專題可以順順利利。

# 九、 參考資料

- [1] HPS 基本概念及其設計 noticeable 博客園 (cnblogs.com) https://www.cnblogs.com/noticeable/p/9378394.html
- [2] 【友晶科技 Terasic】用 sopc-create-header-files 工具生成 FPGA.. https://www.cnblogs.com/DoreenLiu/p/15308574.html