# **Virtual Memory: Concepts**

## **Virtual Memory**

- What if you need a large memory but you only have a small one?
  - Virtual memory is designed to address this problem

## **Today**

- Address spaces
- VM as a tool for caching
- VM as a tool for memory protection
- Address translation

## **Address Spaces**

- Virtual address space: Set of N virtual addresses {0, 1, 2, 3, ..., N-1}
- Physical address space: Set of M physical addresses {0, 1, 2, 3, ..., M-1}
- N >> M

# A System Using Physical Addressing



Used in "simple" systems like embedded microcontrollers in devices like cars, elevators, and digital picture frames

# A System Using Virtual Addressing



- Used in all modern servers, laptops, and smart phones
- One of the great ideas in computer science

# Why Virtual Memory (VM)?

- Used as a tool for caching
  - Use DRAM as a cache for parts of a virtual address space
- Used to isolate address spaces
  - One process can't interfere with another's memory
  - User program cannot access privileged kernel information and code

## **Today**

- Address spaces
- VM as a tool for caching
- VM as a tool for memory protection
- Address translation

# VM as a Tool for Caching

- Conceptually, virtual memory is an array of N contiguous bytes stored on disk.
- The contents of the array on disk are cached in physical memory (DRAM cache)
  - These cache blocks are called *pages* (size is P = 2<sup>p</sup> bytes)



### **DRAM Cache Organization**

- DRAM cache organization driven by the enormous miss penalty
  - DRAM is about 10x slower than SRAM
  - Disk is about 10,000x slower than DRAM

#### Consequences

- Large page (block) size: typically 4 KB, sometimes 4 MB
- Highly sophisticated, expensive replacement algorithms
  - Too complicated and open-ended to be implemented in hardware

## **Enabling Data Structure: Page Table**

- A page table is an array of page table entries (PTEs) that maps virtual pages to physical pages.
  - Per-process kernel data structure in DRAM



## Page Hit

Page hit: access a virtual address that is in physical memory (DRAM cache hit)



## Page Fault

Page fault: access a virtual address that is not in physical memory (DRAM cache miss)



## **Handling Page Fault**

Page miss causes page fault (an exception)



## **Handling Page Fault**

- Page miss causes page fault (an exception)
- Page fault handler selects a victim to be evicted (here VP 4)



## **Handling Page Fault**

- Page miss causes page fault (an exception)
- Page fault handler selects a victim to be evicted (here VP 4)



## Locality to the Rescue Again!

- Virtual memory seems inefficient, but it works because of locality
- Programs access the same pages over and over

## **Today**

- Address spaces
- VM as a tool for caching
- **VM** as a tool for memory protection
- Address translation

## VM as a Tool for Memory Protection

- Extend PTEs with permission bits
- MMU checks these bits on each access



## **Today**

- Address spaces
- VM as a tool for caching
- VM as a tool for memory protection
- Address translation

## **Summary of Address Translation Symbols**

#### Basic Parameters

- N = 2<sup>n</sup>: Number of addresses in virtual address space
- M = 2<sup>m</sup>: Number of addresses in physical address space
- **P = 2**p : Page size (bytes)

#### Components of the virtual address (VA)

- **VPO**: Virtual page offset
- VPN: Virtual page number
- **TLBI**: TLB index
- TLBT: TLB tag

#### Components of the physical address (PA)

- PPO: Physical page offset (same as VPO)
- **PPN:** Physical page number

## **Address Translation With a Page Table**



## **Address Translation: Page Hit**



VA: virtual address, PA: physical address, PTE: page table entry, PTEA = PTE address

- 1) Processor sends virtual address to MMU
- 2-3) MMU fetches PTE from page table in memory
- 4) MMU sends physical address to cache/memory
- 5) Cache/memory sends data word to processor

## **Address Translation: Page Fault**



- 1) Processor sends virtual address to MMU
- 2-3) MMU fetches PTE from page table in memory
- 4) Valid bit is zero, so MMU triggers page fault exception
- 5) Handler identifies victim (and, if dirty, pages it out to disk)
- 6) Handler pages in new page and updates PTE in memory
- 7) Handler returns to original process, restarting faulting instruction

### Speeding up Translation with a TLB

#### Translation Lookaside Buffer (TLB)

- Used to cache the page table
- Small set-associative hardware cache in MMU
- Maps virtual page numbers to physical page numbers
- Contains complete page table entries for small number of pages

## Accessing the TLB

MMU uses the VPN portion of the virtual address to access the TLB



### **TLB Hit**



#### A TLB hit eliminates a memory access

#### **TLB Miss**



#### A TLB miss incurs an additional memory access (the PTE)

Fortunately, TLB misses are rare. Why?