





















## What about Writes? • Multiple copies of data exist: - L1, L2, Main Memory, Disk What to do on a write-hit? Write-through (write immediately to memory) - Write-back (defer write to memory until replacement of Need a dirty (modify) bit (line different from memory or not) What to do on a write-miss? Write-allocate (load into cache, update line in cache) · Good if more writes to the location follow - No-write-allocate (writes immediately to memory) - Write-through + No-write-allocate - Write-back + Write-allocate

## **Cache Performance Metrics** - Fraction of memory references not found in cache (misses / accesses) = 1 - hit rate Typical numbers (in percentages): • can be quite small (e.g., < 1%) for L2, depending on size, etc. - Time to deliver a line in the cache to the processor includes time to determine whether the line is in the cache Typical numbers: • 1-2 clock cycle for L1 5-20 clock cycles for L2 Miss Penalty - Additional time required because of a miss Typically 50-200 cycles for main memory

## Lets think about those numbers

- Huge difference between a hit and a miss
- Would you believe 99% hits is twice as good as 97%?
  - Consider:
    - cache hit time of 1 cycle miss penalty of 100 cycles
  - Average memory access time:

97% hits: 1 cycle + 0.03 \* 100 cycles = 4 cycles 99% hits: 1 cycle + 0.01 \* 100 cycles = 2 cycles

## **Practice Problems**

Read CSaPP Sec. 6.4 and try the following problems:

6.11, 6.12, and 6.13