# https://w3.cs.jmu.edu/lam2mo/cs261\_2017\_08/files/y86-isa.pdf https://cs.brown.edu/courses/cs033/docs/quides/x64\_cheatsheet.pdf

# <u>PC</u>

- holds current address of the current instruction being executed

## Register File

%rsp - stack point - called by push, pop, call ret Each register holds 64 bits

| Machine code | assembly |
|--------------|----------|
| 0            | %rax     |
| 1            | %rcx     |
| 2            | %rdx     |
| 3            | %rbx     |
| 4            | %rsp     |
| 5            | %rbp     |
| 6            | %rsi     |
| 7            | %rdi     |
| 8            | %r8      |
| 9            | %r9      |
| А            | %r10     |
| В            | %r11     |
| С            | %r12     |
| D            | %r13     |
| Е            | %r14     |
| F            | none     |

# **Condition Codes**

Change based off of OPQ - ADD, SUB, AND, XOR

- Zero Flag (ZF) true if most recent opq yields zero
- Sign Flag (SF) true if most recent opq yields a negative
- Overflow Flag (OF) true if most recent opq cause a two's-complement overflow (pos or neg)

## **Instruction Memory**

- holds machine code

## **Data Memory**

- holds program data

## 

# **Instruction Memory**

- 13 instructions total
- Instruction code icode
- Function code ifun
- Do all of them except cmovXX

| Byte             | 0           | 1     | 2 3   | 4 | 5     | 6 7    | 8      | 9   |
|------------------|-------------|-------|-------|---|-------|--------|--------|-----|
| halt             | 0 0         |       |       |   |       |        |        |     |
| nop              | 1 0         |       |       |   |       |        |        |     |
| rrmovq rA, rB    | 2 0         | rA rB |       |   |       |        |        |     |
| irmovq V, rB     | 3 0         | F rB  |       |   |       | v      |        |     |
| rmmovq rA, D(rB) | 4 0         | rA rB |       |   | ı     | D      |        |     |
| mrmovq D(rB), rA | 5 0         | rA rB |       |   |       | D      |        |     |
| OPq rA, rB       | 6 <b>fn</b> | rA rB |       |   |       |        |        |     |
| jXX Dest         | 7 fn        |       |       |   | Dest  |        |        |     |
| cmovXX rA, rB    | 2 <b>fn</b> | rA rB |       |   |       |        |        |     |
| call <b>Dest</b> | 8 0         |       |       |   | Dest  |        |        |     |
| ret              | 9 0         |       |       |   |       |        |        |     |
| pushq rA         | A 0         | rA F  |       |   |       |        |        |     |
| popq rA          | ВО          | rA F  |       |   |       |        |        |     |
| Figure 4.2       |             |       |       |   |       |        |        |     |
|                  |             |       |       |   |       |        |        |     |
| Operations       |             | Bran  | ches  |   |       | M      | oves   |     |
| addq 6 0         | jmp         | 7 0   | jne 7 | 4 | rrmov | /q 2 0 | cmovne | 2 4 |
| subq 6 1         | jle         | 7 1   | jge 7 | 5 | cmov] | le 2 1 | cmovge | 2 5 |
| andq 6 2         | jl          | 7 2   | jg 7  | 6 | cmov  | 2 2    | cmovg  | 2 6 |
| xorq 6 3         | je          | 7 3   |       |   | cmove | 2 3    |        |     |

## STAGE TABLE

| <u>Instruction</u> | <u>Fetch</u>                           | <u>Decode</u> | <u>Execute</u>   | <u>Memory</u> | Write Back    | PC Update  |
|--------------------|----------------------------------------|---------------|------------------|---------------|---------------|------------|
| halt               | icode:ifun <- M1[PC]<br>valP <- PC + 1 | -             | cpu.stat = HLT   | -             | -             | PC <- 0    |
| nop                | icode:ifun <- M1[PC]<br>valP <- PC + 1 | •             | -                | -             | -             | PC <- valP |
| r r movq rA, rB    | icode:ifun <- M1[PC]                   | valA <- R[rA] | valE <- 0 + valA | -             | R[rB] <- valE | PC <- valP |

|                    | rA:rB <- M1[PC + 1]<br>valP <- PC + 2                                                | valB <- R[rB]                    |                                |                  |                                 |                           |
|--------------------|--------------------------------------------------------------------------------------|----------------------------------|--------------------------------|------------------|---------------------------------|---------------------------|
| i r movq V, rB     | icode:ifun <- M1[PC]<br>rA:rB <- M1[PC + 1]<br>valC <- M8[PC + 2]<br>valP <- PC + 10 | -                                | valE <- 0 + valC               | -                | R[rB] <- valE                   | PC <- valP                |
| r m movq rA, D(rB) | icode:ifun <- M1[PC]<br>rA:rB <- M1[PC + 1]<br>valC <- M8[PC + 2]<br>valP <- PC + 10 | valA <- R[rA]<br>valB <- R[rB]   | valE <- valB + valC            | M8[valE] <- valA | -                               | PC <- valP                |
| m r movq D(rB), rA | icode:ifun <- M1[PC]<br>rA:rB <- M1[PC + 1]<br>valC <- M8[PC + 2]<br>valP <- PC + 10 | valB <- R[rB]                    | valE <- valB + valC            | valM <- M8[valE] | R[rA] <- valM                   | PC <- valP                |
| OPq rA, rB         | icode:ifun <- M1[PC]<br>rA:rB <- M1[PC + 1]<br>valP <- PC + 2                        | valA <- R[rA]<br>valB <- R[rB]   | valE <- valB OP valA<br>Set CC | -                | R[rB] <- valE                   | PC <- valP                |
| jXX Dest           | icode:ifun <- M1[PC]<br>valC <- M8[PC + 1] (true)<br>valP <- PC + 9 (false)          | -                                | Cnd <- cond(CC, ifun)          | -                | -                               | PC <- Cnd?<br>valC : valP |
| call Dest          | icode:ifun <- M1[PC]<br>valC <- M8[PC + 1]<br>valP <- PC + 9                         | valB <- R[rsp]                   | valE <- valB - 8               | M8[valE] <- valP | R[rsp] <- valE                  | PC <- valC                |
| ret                | icode:ifun <- M1[PC]                                                                 | valA <- R[rsp]<br>valB <- R[rsp] | valE <- valB + 8               | valM <- M8[valA] | R[rsp] <- valE                  | PC <- valM                |
| pushq rA           | icode:ifun <- M1[PC]<br>rA:rB <- M1[PC + 1]<br>valP <- PC + 2                        | valA <- R[rA]<br>valB <- R[rsp]  | valE <- valB - 8               | M8[valE] <- valA | R[rsp] <- valE                  | PC <- valP                |
| popq rA            | icode:ifun <- M1[PC]<br>rA:rB <- M1[PC + 1]<br>valP <- PC + 2                        | valA <- R[rsp]<br>valB <- R[rsp] | valE <- valB + 8               | valM <- M8[valA] | R[rsp] <- valE<br>R[rA] <- valM | PC <- valP                |

(ASSEMBLY CODE) .ys -> YAS -> generates .yo object file -> YIS -> simulates this .yo file and outputs

We will convert this .yo file into a logism memory file

#### Yo2mem: In a python environment, run the following command:

python yo2mem.py --yo <source\_file\_name>.yo --mem <memory\_file\_name>.mem

- Input to a certain module is not always available.
  - Ex) How many cycles to make input data to Write back?
- We need timings of inputs to each stage.
- Timing diagram depends on your design.
- Try to draw entire timing diagram in early stage.
  - Otherwise, you will have to revisit previous stages.



## FETCH UNIT:

- Fetch an instruction (10 bytes) from memory using PC register
- Produce meaningful data/control signal from the instruction for later stages (icode, ifun, rA, rB, valC, valP)
- Calculate next PC value (valP)
- Blue boxes should contain registers whereas gray boxes are just control logic

- Red X's are things we can and should ignore (do not implement)





- We actually CANNOT IGNORE THE ALIGN BOX
- This is meant to take in the bytes 1-9 while the 0th bytes goes to icode and ifun.
- Align takes in 1-9 bytes and outputs rA, rB, and valC if necessary



#### **DECODE AND WRITE BACK:**

- Share the same register file

- DECODE: - reads data

Inputs: srcA. srcBOutputs: valA, valB

WRITE BACK: - writes data

Input Address: dstE, dstM

Input Value:valE, valM

E is execute from ALU

M is from Memory

- Each input should have a controller to determine the right input based on icode



-

- ALL EMPTY SLOTS SHOULD CONTAIN 0xF - THIS IS BC our 16th register (f) should be a trash can

| Instruction        | srcA<br>rA / rsp / none | srcB<br>rB / rsp / none | dstE<br>rB / rsp / none | dstM<br>rA / rsp / none |
|--------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| halt               |                         |                         |                         |                         |
| nop                |                         |                         |                         |                         |
| r r movq rA, rB    | rA                      | rB                      | rB                      |                         |
| i r movq V, rB     |                         |                         | rB                      |                         |
| r m movq rA, D(rB) | rA                      | rB                      |                         |                         |
| m r movq D(rB), rA |                         | rB                      |                         | rA                      |
| OPq rA, rB         | rA                      | rB                      | rB                      |                         |
| jXX Dest           |                         |                         |                         |                         |
| call Dest          |                         | rsp                     | rsp                     |                         |
| ret                | rsp                     | rsp                     | rsp                     |                         |
| pushq rA           | rA                      | rsp                     | rsp                     |                         |
| popq rA            | rsp                     | rsp                     | rsp                     | ra                      |

\_

- Implementing the Register File note that this is a 4x32 reg file. I'm pretty sure ours should be 16x64
- Also, this is one read, one write
- Ours should be two read, two write



#### **EXECUTE:**

- ALU performs the operations (ADD, SUB, AND, XOR) based on icode and ifun



- □ Zero Flag (ZF)
  - The most recent operation yielded zero.
  - **□** (t == 0)
- □ Sign Flag (SF)
  - The most recent operation yielded a negative value.
  - **□** (t < 0)
- □ Overflow Flag (OF)
  - The most recent operation caused a two's-complement overflow.
    - Either negative or positive

$$aller (a < 0 == b < 0) && (t < 0 != a < 0)$$

- CC: stores the last Condition Code (ZF/SF/OF) controlled by Set CC
- Set CC: only outputs 1 (update Condition) if icode is 6 (OPq)
- Condition: output 1 bit signal used by jXX
- We only care about jmp, jle, jl, je, jn, jg, ge

| Instr | uction   | Synonym | Jump condition   | Description                  |
|-------|----------|---------|------------------|------------------------------|
| jmp   | Label    |         | 1                | Direct jump                  |
| jmp   | *Operand |         | 1                | Indirect jump                |
| je    | Label    | jz      | ZF               | Equal / zero                 |
| jne   | Label    | jnz     | ~ZF              | Not equal / not zero         |
| js    | Label    |         | SF               | Negative                     |
| jns   | Label    |         | ~SF              | Nonnegative                  |
| jg    | Label    | jnle    | ~(SF ^ OF) & ~ZF | Greater (signed >)           |
| jge   | Label    | jnl     | ~(SF ^ OF)       | Greater or equal (signed >=) |
| jl    | Label    | jnge    | SF ^ OF          | Less (signed <)              |
| jle   | Label    | jng     | (SF ^ OF)   ZF   | Less or equal (signed <=)    |
| ja    | Label    | jnbe    | ~CF & ~ZF        | Above (unsigned >)           |
| jae   | Label    | jnb     | ~CF              | Above or equal (unsigned >=) |
| jb    | Label    | jnae    | CF               | Below (unsigned <)           |
| jbe   | Label    | jna     | CF   ZF          | Below or equal (unsigned <=) |

| <u>Instruction</u> | ALU A<br>valA / valC / -8 / 8 / none | ALU B<br>valB / 0 / none | <u>alufun</u><br>0, 1, 2, 3 | <u>set_cc</u><br>0 /1 | Condition<br>(0 / 1/ none) |
|--------------------|--------------------------------------|--------------------------|-----------------------------|-----------------------|----------------------------|
| halt               |                                      |                          | 0                           | 0                     |                            |
| nop                |                                      |                          | 0                           | 0                     |                            |

| r r movq rA, rB    | valA | 0    | 0    | 0 |                |
|--------------------|------|------|------|---|----------------|
| i r movq V, rB     | valC | 0    | 0    | 0 |                |
| r m movq rA, D(rB) | valC | valB | 0    | 0 |                |
| m r movq D(rB), rA | valC | valB | 0    | 0 |                |
| OPq rA, rB         | valA | valB | ifun | 1 |                |
| jXX Dest           |      |      | 0    | 0 | Cond(CC, ifun) |
| call Dest          | -8   | valB | 1    | 0 |                |
| ret                | 8    | valB | 0    | 0 |                |
| pushq rA           | -8   | valB | 1    | 0 |                |
| popq rA            | 8    | valB | 0    | 0 |                |

## **MEMORY**:

| Instruction        | Memory Read 1: Read | Memory Write 1: Write | Memory Address<br>valE /valA | Memory Data<br>valA / valP |
|--------------------|---------------------|-----------------------|------------------------------|----------------------------|
| halt               |                     |                       |                              |                            |
| nop                |                     |                       |                              |                            |
| r r movq rA, rB    |                     |                       |                              |                            |
| i r movq V, rB     |                     |                       |                              |                            |
| r m movq rA, D(rB) |                     | 1                     | valE                         | valA                       |
| m r movq D(rB), rA | 1                   |                       | valE                         |                            |
| OPq rA, rB         |                     |                       |                              |                            |
| jXX Dest           |                     |                       |                              |                            |
| call Dest          |                     | 1                     | valE                         | valP                       |
| ret                | 1                   |                       | valA                         |                            |
| pushq rA           |                     | 1                     | valE                         | valA                       |
| popq rA            | 1                   |                       | valA                         |                            |



#### PC UPDATE:

- New PC selects the next PC among valC, valM, and valP based on Cnd signal
- Write back starts at the same time with PC update



Instruction PC Update valC, valP, valM

| halt               | 0           |
|--------------------|-------------|
| nop                | valP        |
| r r movq rA, rB    | valP        |
| i r movq V, rB     | valP        |
| r m movq rA, D(rB) | valP        |
| m r movq D(rB), rA | valP        |
| OPq rA, rB         | valP        |
| jXX Dest           | valC / valP |
| call Dest          | valC        |
| ret                | valM        |
| pushq rA           | valP        |
| popq rA            | valP        |

#### EXAMPLE

0x016: 30f4<u>80</u>00<u>00</u>00<u>00</u>00<u>00</u>00

PC = 0x016

icode:ifun = M1[0x016] = 3:0 = irmovq

rA:rB = M1[0x017] = f:4 = 15:4 valC = M8[0x018] = ...000080

- Imagine <u>80</u>00<u>00</u>00<u>00</u>00<u>00</u>00 into groups of two = <u>abcdefgh</u>
- Then, reading it will become hgfedcba

