

SC Asia 2018 (28/3/2018)

# MACC: An OpenACC Transpiler for Automatic Multi-GPU Use

<u>Kazuaki Matsumura</u> <sup>1,2</sup>, Mitsuhisa Sato <sup>3,4</sup>, Taisuke Boku <sup>4</sup> Artur Podobas <sup>1</sup>, Satoshi Matsuoka <sup>1,2</sup> Tokyo Tech

<sup>&</sup>lt;sup>1</sup> Tokyo Institute of Technology <sup>2</sup> AIST-Tokyo Tech RWBC-OIL <sup>3</sup> RIKEN AICS <sup>4</sup> University of Tsukuba

#### Introduction



- Modern supercomputers are heterogeneously designed
  - Execution cooperatively with <u>Accelerators</u> (e.g. GPU, Intel MIC, FPGA)
- Several state-of-the-art supercomputers contain <u>multiple GPUs</u> (<u>multi-GPU</u>)





- o Using accelerators incurs additional programming cost
  - Through <u>primitives</u> (CUDA, OpenCL) or <u>abstract models</u> (DSL, Directive-based)

## What is OpenACC?



- o Directive-based programming models complement naive code by putting <u>directives</u>
- o OpenACC is a directive-based programming model developed by OpenACC organization
  - Supported by PGI Compiler (NVIDIA) and Cray Compiler, and experimentally by GCC
- o Realizes <u>accelerator execution</u> by inserting directives into original C / Fortran source-code,



#### **Example: N-Body Computation**

Communication Code





#### **CPU Code**

```
cudaMalloc(&dev_m, N * sizeof(float));
cudaMalloc(&dev_p, N * sizeof(float3));
cudaMalloc(&dev_v, N * sizeof(float3));
cudaMemcpy(dev_m, m, N * sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpy(dev_p, p, N * sizeof(float3), cudaMemcpyHostToDevice);
cudaMemcpy(dev_v, v, N * sizeof(float3), cudaMemcpyHostToDevice);

for (int t = 0; t < TIME_STEP; t++) {
    kernel1<<<bbox/>kernel2<<<bbox/>block_num, thread_num>>>(dev_m, dev_p, dev_v);
    kernel2<<<br/>block_num, thread_num>>>(dev_m, dev_p, dev_v);
}
```

#### **GPU** Code

#### **CPU + GPU Code**

```
#pragma acc data copyin (p_x[N], p_y[N], p_z[N], m[N])
#pragma acc data copyout (v_x[N], v_y[N], v_z[N])
for (int t = 0; t < TIME_STEP; t++) {
    #pragma acc parallel loop independent
    for (int i = 0; i < N; i++) { /* ... */ }

#pragma acc parallel loop independent
    for (int i = 0; i < N; i++) {
        p_x[i] += v_x[i] * DT;
        p_y[i] += v_y[i] * DT;
        p_z[i] += v_z[i] * DT;
    }
}</pre>
```



### Motivating example: Multi-GPU with OpenACC



```
#pragma acc data\
  copyout(x[0:N]) present(y)
#pragma acc kernels
for (int i = 0; i < N; i++)
  x[i] = y[i] * y[i];</pre>
```

- + Concurrent Execution
- **+** Data Transfer
- + Loop Division

```
numgpus = acc get num devices(DEVICE TYPE);
#pragma omp parallel num threads(numgpus)
  int tnum = omp get thread num();
  int sz = N / numqpus;
  int lb = sz * tnum; int ub = lb + sz;
  acc set device num(tnum, DEVICE TYPE);
#pragma acc data copyout(x[lb:sz]) present(y)
#pragma acc kernels
  for (int i = lb; i < ub; i++)
  x[i] = y[i] * y[i];
                                 Multi-GPU Code
```

- Manual efforts break out of the abstraction
- We propose an automation method which requires no modification of original OpenACC source-code

#### **Related Work**



#### "Integrating multi-GPU execution in an OpenACC compiler" (ICPP'13)



Quoted figure: 1)

- So Keeps the coherence of array chunks: Bulk Synchronous Parallel model
- o Programmer has to provide the chunk size and additional annotations to optimize communications

#### **Unified Memory of NVIDIA GPUs**



 $\circ$  Keeps all data coherent without user intervention  $\rightarrow$  The problem is overheads.

Quoted figure: 2)

#### "Automatic data allocation and buffer management for multi-GPU machines" (TACO'13)

o Leverages the Polyhedral Model (a strict affine model) to detect fine dependencies

$$X_{A[B[s]]} = 1;$$

<sup>1)</sup> Komoda Toshiya, Shinobu Miwa, Hiroshi Nakamura, and Naoya Maruyama. Integrating multi-GPU execution in an OpenACC compiler. In the 42nd International Conference on Parallel Processing (ICPP), 2013.

<sup>2)</sup> https://devblogs.nvidia.com/unified-memory-cuda-beginners/

Thejas Ramashekar, and Uday Bondhugula. Automatic data allocation and buffer management for multi-GPU machines. In ACM Transactions on Architecture and Code Optimization (TACO), Vol. 10, No. 4, Article 60, 2013.

### Proposal: A Transpiler for Automatic Multi-GPU Use





- We propose a transpiler (source-to-source compiler) named **MACC**
- The output code can exploit multi-GPU without any manual effort,
   keeping original semantics and portability: OpenACC + OpenMP
   (GPU Parallel) (CPU Parallel)
- This proposal has a generality to support:
  - Multiple accelerators (not only GPUs)
  - Other directives for accelerators (e.g. **OpenMP**'s target directive)

## Strategy: How to parallelize kernels over multi-GPU?



**Assumption 1**. OpenACC primarily targets loop-level parallelism of the outermost loop

**Assumption 2**. Well-written OpenACC programs have continuous accesses

→ Equally divide the outermost loop for each GPU. If not dividable, execute on single-GPU.

## **Challenge: Inter-kernel communication**





- Data-dependency among GPUs must be solved at the inter-kernel communication
- We utilize upper/lower-bounds of array accesses to generate communications automatically



#### **MACC: Entire Process**







**Multi-GPU Code** (OpenACC w/ OpenMP)



Output



OpenACC + OpenMP Compiler



**Multi-GPU Binary** 









- 1. Makes abbreviated notations flattened
  - #parallel loop $\rightarrow$ #parallel + #loop, #kernels copy(...) $\rightarrow$ #data copy(...) + #kernels
- 2. Replaces #kernels by using #parallel and #loop
  - We employed a basic loop-carried dependency checker
- 3. Iterative data-flow analysis for runtime detection of array regions
  - Collects array indexes, extracting variable representations
- 4. Converts #parallel, #data and #update, for each



```
#pragma acc parallel
{ /* ... */ }
```

```
if (/* sections are changed */)
{    /* recalculate sections */ }
#pragma omp parallel num_threads(NUMGPUS)
{
    int tnum = omp_get_thread_num();
    set_gpu_num(tnum);
    set_data_section(/* ... */);
#pragma omp barrier
#pragma acc parallel
    {    /* Splitted Loop */ }
}
```

```
#pragma acc data\
    copy(x[0:N])
{ /* ... */ }
```

```
#pragma omp parallel num_threads(NUMGPUS)
{
   copyin_routine(omp_get_thread_num(),x,0,N);
}
{   /* ... */ }
#pragma omp parallel num_threads(NUMGPUS)
{
   copyout_routine(omp_get_thread_num(),x);
}
```

#pragma acc update\
 host(x[a:b])

```
#pragma omp parallel num_threads(NUMGPUS)
{
  int tid = omp_get_thread_num();
  update_host_routine(tid, x, a, b);
}
```

- Convert to use MACC's communication routines
  - Which call OpenACC's routines
- OpenMP is for parallelizing multi-GPU execution
  - No restriction to be replaced by POSIX threads or OpenACC's Async
  - But it benefits to:
    - Code generation (easy)
    - Better performance (than Async)
    - Multi-core execution (supported by just ignoring OpenACC)
    - Debugger/profiler use

#### **MACC: Communication**



- We leverage upper/lower-bounds of write/read accesses → *USE/DEF* section
  - Based on affine property, the sections are dynamically calculated for each combo of {GPU, Kernel, Array}
     by using upper/lower-bounds of loop-counters (MACC embeds runtime components)
  - Non-affine accesses (e.g. A[B[s]] = 1; ) indicate the entire array

- $\circ$  MACC's routines manage updated regions for each combo of {GPU, Array}  $\rightarrow$  DIRTY section
  - Before a kernel execution, necessary communications are deduced by the <u>superposition</u> of sections
  - Communications are executed through host memory removing duplicated transfers, or via <u>NVLink</u>

#### **MACC: Communication**





- o Multi-GPU execution is enabled when the kernel's all DEF sections don't overlap among GPUs
  - The switch between single/multi-GPU execution is performed at runtime involving communications

## MACC's Extension: Polyhedral Compilation



o To complement our analysis, we employ PLUTO to perform loop-fission before transpilation

```
#pragma acc parallel loop
for (j1 = 0; j1 < M; j1++)
#pragma acc loop
for (j2 = j1; j2 < M; j2++) {
    symmat[j1][j2] = 0.0;
    for (i = 0; i < N; i++)
        sysmat[j1][j2] +=
        data[i][i1] * data[i][i2];
    sysmat[j2][j1] = sysmat[j1][j2];
}</pre>
```

```
#pragma acc kernels
{
  for (j1 = 0; j1 < M; j1++)
    for (j2 = j1; j2 < M; j2++) { /*...*/ }
  for (j1 = 0; j1 < M; j1++)
    for (j2 = j1; j2 < M; j2++) { /*...*/ }
  for (j1 = 0; j1 < M; j1++)
    for (j2 = j1; j2 < M; j2++) { /*...*/ }
}</pre>
```

Try PLUTO (--no-fuse)

Reshape & Add #kernels

# **Implementation & Evaluation**



- We implemented MACC's prototype as a converter of XcodeML/C (which represents C code in XML)
  - Currently multi-dimensional arrays are treated as 1-dimentional arrays
- We measured performances of several benchmarks written with OpenACC on one node of TSUBAME3
  - Comparing to MPI+OpenACC version and Unified Memory version



| CPU      | Intel Xeon E5-2680 V4 (Broadwell-EP 14core) x 2                                                        |
|----------|--------------------------------------------------------------------------------------------------------|
| GPU      | NVIDIA P100 (16GB HBM2@732GB/s) x 4                                                                    |
| Compiler | PGI Compiler 17.10                                                                                     |
| CUDA     | CUDA 9.0                                                                                               |
| NVLink   | GPU0 $\Leftrightarrow$ GPU2, GPU1 $\Leftrightarrow$ GPU3: 40GB/s (one-way)<br>Others: 20GB/s (one-way) |

## Himeno (Iterative 19-point Stencil Computation)



Size:  $(i, j, k) = (256 \times 256 \times 512)$ , Halo Communication (approx. 255  $\times$  511  $\times$  8 bytes)



- MACC (w/ NVLink) achieved 3.36× speedup (32.1% performance increase compared to no NVLink)
- Unified Memory, that uses NVLINK, is slightly better than MACC (w/o NVLink)

## NPB-CG (Iterative SpMV + Eigenvalue Calculation)



Size: rowsize = 150,000, All-to-All Communication (rowsize / GPUNUM  $\times$  8 bytes)



- MACC (w/ NVLink) gained the highest performance (40.9% performance increase compared to no NVLink)
- Unified Memory degraded the performance due to memory thrashing (frequent page fault & migration)
- $\circ$  MPI version (limited to proc= $n^2$ ) had low performances due to redundant communications

# PolyBench/ACC COVAR (Covariance Matrix Calculation)



Size:  $16,348 \times 16,348$ 



- o A kernel combining symmetric-matrix creation (SC) + covariance calculation (CC) prevented multi-GPU exec
- After loop-fission by PLUTO, the SC and the CC were separated (1.29× speedup when using four GPUs)
  - The CC was executed on multi-GPU
  - The SC was executed **sequentially** ⊗ , because of MACC and PGI's poor loop-carried dependency checker

# PolyBench/ACC COVAR (Covariance Matrix Calculation)



Size:  $16,348 \times 16,348$ 



- The SC was executed **sequentially** ② , because of MACC and PGI's poor loop-carried dependency checker
  - To solve the dependency, we added one directive line of loop construct into source-code after PLUTO
  - Still the SC was executed on single-GPU, but we achieved 2.20× speedup
    - → We will need a loop model even in loop-dependency checker

#### **Conclusion**



- We built an OpenACC transpiler to use multi-GPU automatically
  - keeping the semantic and the portability
  - Communications are generated based on upper/lower-bounds of array accesses
- o 3.36× speedup with stencil, and 2.16× speedup with NPB-CG when using four GPUs
- o GPU-to-GPU communication via NVLink improved the performances
- o Future work:
  - More analysis (affine and non-affine program analysis)
  - Work-sharing optimization (temporality, fine distribution)
  - Combining with task-based system
  - More accelerators, Hetero computing



# Thank you





# Back up



### OpenACC (Execution Model)



#pragma acc parallel : specifies a region executed on the accelerator (parallel region)

```
#pragma acc parallel
{ /* parallel region */ }
```

#### Appendable clauses:

```
num_gangs, num_workers, vector_length, if, async, reduction, ...
```

#pragma acc loop : describes the parallelism of a loop(automated, but still necessary for the performance improvement)

```
#pragma acc parallel num_gangs(8) num_workers(128) vector_length(128)
#pragma acc loop independent gang reduction (+ : sum)
for (int i = 0; i < N; i++)
#pragma acc loop independent worker
    for (int j = 0; j < N; j++)
#pragma acc loop independent vector
    for (int k = 0; k < N; k++) { /* ... */ }</pre>
```

#### Appendable clauses:

```
gang, worker, vector,
independent, seq, collapse,
reduction, ...
```

architecture-independent parallelism

Note: OpenACC provides abbreviated notations mixing several directives

## OpenACC (Execution Model)



- #pragma acc kernels : treats loops as kernels, as far as possible
  - PGI Compiler mainly treats a <u>tightly nested loop</u> as a kernel

```
#pragma acc kernels
{
    for (int t = 0; t < MT; t++)
        for (int i = 0; i < MI; i++)
            a[i] += b[t] * a[i];
}</pre>
```

**OpenACC Kernel**: a nested loop executed in parallel on the accelerator

<u>Tightly Nested Loop</u>: nested loop which has just one statement inside except for the innermost

#### OpenACC (Memory Model)



- **#pragma acc data** : defines variables on the accelerator
  - A GPU manipulates its own memory (called **device memory**), so dependent data must be transferred
  - Before and after the region, communications corresponding specified clauses are occurred

```
#pragma acc data create(a[X:L]) copyin(b[X:L]) copyout(c[X:L]) copy(d[X:L]) present(e)
{
    /* Array 'a' 'b' 'c' 'd' and 'e' live here */
}
```



CREATE: Allocates memory space without transfers

COPY: COPYIN + COPYOUT

PRESENT: Already exists

> #pragma acc update : updates variables being defined on the accelerator (COPYIN or COPYOUT)

```
#pragma acc update host(a[start:length]) device(b[start:length])
```

# MACC:

Before

```
#pragma acc parallel loop gang reduction (+ : sum) present(a)

for (i = X; i < Y; i++) {
    sum += a[i + p];
}</pre>

PARALLEL REGION
```



# Actual Example

After

```
static int sections are changed = 1;
  sections are changed =
    (sections are changed || last p != p || last X != X || last Y != Y);
 if (sections are changed) {
   section are changed = 0; last p = p; last X = X; last Y = Y;
   calc loop sections (loop sections, X, Y,
                      1 /* increment */,
                       0 /* whether to execute when X==Y */);
   init uses (a uses, 1 /* affine */); init defs (a defs, 0 /* none */);
   for (i = 0; i < NUMGPUS; i++) {</pre>
     update section(a uses[i], loop sections[i].lb + p);
     update section(a uses[i], loop sections[i].ub + p);
   if (is overlapping(a defs)) {
     /* reconstruct for single GPU execution */
                                               SECTION CALCULATION
#pragma omp parallel num threads(NUMGPUS) reduction (+ : sum) private (i)
 int tnum = omp get thread num();
 set gpu num(tnum);
 set data section(tnum, a, a uses, a defs);
#pragma omp barrier
                                                       COMMUNICATION
#pragma acc parallel present(a)
#pragma acc loop gang reduction (+ : sum)
 for(i = loop sections[tnum].lb; i <= loop sections[tnum].ub; i++) {</pre>
   sum += a[i + p];
                                                    PARALLEL REGION
```