## Katie Hamiter

(805) 300-6521 | katie.hamiter1@gmail.com | khamiter.github.io

#### SKILLS:

Experience with Multisim, Xilinx Vivado, LTspice, Altium, AutoCad, Linux, C/C++ programming, and Verilog/VHDL programming

#### EDUCATION:

**B.S. Electrical Engineering, San Diego State University M.S. Computer Engineering, University of Southern California**Aug 2018 - May 2022
Aug 2023 - Dec 2025

#### WORK EXPERIENCE:

### **Electrical Engineer at Fisica (Formerly L3Harris)**

Sept 2022 – June 2025 | Simi Valley, CA

- Designed ground station and transportable antenna systems
  - Created servo, feed (S, X, and Ka band), converter, antenna system controller and pedestal wiring diagrams for new systems and system upgrades using AutoCad
  - Designed cables and provided system cabling diagrams
  - Experience testing RF components using spectrum analyzer
  - o Worked with firmware and hardware teams to design a new track receiver
  - Performed power analyses on sub-systems to verify that current drawn from components will not exceed system capabilities
  - Developed software I/O definitions based upon antenna system controller design and feed design to support software development
  - o Maintained legacy PCBs using Altium
  - o Performed site survey to analyze state of antenna prior to upgrading system

### Product Engineer I Intern / Product Engineer II at Semtech

April 2022 – Sept 2022 | San Diego, CA

- Evaluated capability of ICs in smart phones / smart devices
  - o Analyzed test and characterization data to demonstrate product meets marketing requirements
  - Prepared reliability test plans to support new product qualification
  - Performed product testing using ATE (Automatic Test Equipment)

#### PROJECTS:

# **UNIX Socket Programming**

- Designed library management system using C++ in Linux environment
  - Created 5 servers: "Client" and "Main" communicate over TCP while "Main" "Science", "History", and "Literature" communicate over UDP
  - Program enables users to submit a book code through the client server to access the main library management server, check its availability within the relative department server which stores information on books offered, and proceed with borrowing the book if available

#### Multisim/Vivado Projects

- Implemented a divider with cache on Nexys 7 FPGA using VHDL
  - o Wrote code for divider, cache, CAM and the LRU stack
  - o Used UART to send 4 bit hex number to FPGA representing dividend and divisor
  - o 4 bit hex number representing quotient and remainder appeared on FPGA screen after division was carried out
- Designed gray code counter using VHDL
- Designed a 5 stage pipelined CPU using BRAMS in VHDL

#### **Bluetooth Speaker with Class D Amplifier**

- Designed 10 W Class D Amp with less than 1% THD
  - O Designed, tested, and integrated gate driver circuit and low pass filter circuit
  - o Designed PCB using KiCad
  - Evaluated reliability and performance of components such that current spikes of up to 3 A could safely run through circuit
  - o Carried out root cause analysis when failure of subsystems or system occurred during each phase of testing