# OFFICIAL (CLOSED), NON-SENSITIVE

#### SINGAPORE POLYTECHNIC

ET1010

#### SAMPLE MID-SEMESTER TEST

Diploma in Aerospace Electronics (DASE)
Diploma in Computer Engineering (DCPE)
Diploma in Engineering with Business (DEB)
Diploma in Electrical & Electronic Engineering (DEEE)
Diploma in Mechatronics and Robotics (DMRO)

SAS code:

**MST** 

Time Allowed: 1.5 Hours

2<sup>nd</sup> Year Full-Time

#### MICROCONTROLLER APPLICATONS

# Instructions to Candidates

- 1. The Singapore Polytechnic examination rules are to be complied with.
- 2. This paper consists of TWO sections:
  - Section A 12 Multiple Choice Questions, 3 marks each.
  - Section B 4 Questions, 16 marks each (total 64 marks).
- 3. ALL questions are COMPULSORY.
- 4. All questions are to be answered in the Answer Booklet. Start each question in Section B on a new page.
- 5. This paper consists of 12 pages (including 3 pages in the Appendix).
- 6. The question paper must be submitted together with the answer booklet at the end of this MST session.

Sample MST Page 1 of 12

#### **SECTION A**

# MULTIPLE CHOICE QUESTIONS [ 3 marks each ]

- 1. Please tick the correct answer in the boxes provided for each question onto the Multiple Choice Questions Answer Sheet.
- 2. No marks will be deducted for incorrect answers.

| <b>A1</b> . | A microcontroller |
|-------------|-------------------|

- (a) is usually used in systems that require complex computation.
- (b) has large RAM space.
- (c) is a small computer with built in memory, timers, and I/O ports.
- (d) usually comes with hard disk access.
- **A2.** Consider the program piece below:

```
TRISBbits.TRISB1 = 0;
PORTBbits.RB1 = 0;
```

Which one of the following describes its' purpose?

- (a) To reset PORTB bit1.
- (b) To set PORTB bit 1 analog input.
- (c) To set PORTB bit 1 output and place logic "0" as output.
- (d) To set PORTB bit 1 analog output and place 0 volt as output.
- A3. Which one of the following is a feature of PIC18F4550 microcontroller?
- (a) 32 Mbyte flash memory
- (b) 12 bit ADC
- (c) Wireless communication
- (d) USB for connectivity
- **A4.** In microcontroller terminology, which of the following is correct for MIPS?
- (a) Mega information per second
- (b) Million instruction per second
- (c) Maximum input per second
- (d) It has no meaning.
- **A5**. Using Vref+=5V and Vref-=0 V, the input signal amplitude present at the 10-bit analog input pin of PIC18 is 1.12 V. What value is ADC going to return for this signal?
- (a) 228
- (b) 230
- (c) 229.15
- (d) 229

Sample MST Page 2 of 12

**A6.** In the following motor interface circuit, what should be the output signal at RD0 in order to turn motor ON?



Figure A6.

- (a) Logic 1
- (b) Logic 0
- (c) PWM
- (d) A 50Hz square wave
- A7. What is achieved with the following program lines?

...
unsigned char A=0b00010100;
A=A<<1;

•••

- (a) Value in A is cleared.
- (b) Value in A is incremented by one.
- (c) Value in A is decremented by one.
- (d) Value in A is multiplied by 2.
- **A8.** What is the purpose of a sample and hold circuit in analog to digital conversion process shown in Figure A8?



Figure A8.

- (a) It is a low pass filter and it eliminates noise in the signal.
- (b) It shortens the capturing process so that time is not wasted during conversion.
- (c) It keeps the sampled signal at the input of ADC so that it has enough time to convert.
- (d) None of the above.

A9. What is the configuration achieved with the following program line?

```
ADCON1=0b00001110;
```

- (a) Vref+=5V, Vref-=0V, pin AN0 is configured as analog pin.
- Vref+=0V, Vref-=5V, pin AN0 is configured as analog pin. (b)
- Vref+=5V,Vref-=0V, pin AN1 is configured as analog pin. (c)
- Vref+=0V, Vref-=5V, pin AN1 is configured as analog pin. (d)
- A10. A new generation microcontroller has 12-bits ADC unit and uses reference voltages  $V_{ref+}$ = 3.3V and  $V_{ref-}$ = 0V. If the ADC conversion result is 0x01FF what is the input signal amplitude?
- -0.455V (a)
- (b) 0.411 V
- (c) -0.73 V
- (d) 0.655 V
- A11. Based on the following program piece and circuit connections, which LEDs are going to be lit up?

```
unsigned char val, num;
                                  PIC18F45
TRISD=0x00;
                                                          LED0
                                       RD0
                                       RD1
                                                          LED1
val=0b00010100;
                                       RD2
num=val>>2;
                                                          LED2
PORTD=num;
```

Figure A11.

- (a) LED 0 and LED1
- LED 0 and LED2 (b)
- LED 1 and LED2 (c)
- LED 1 only (d)
- A12. Refer to circuit given at Figure A11 and the following program piece. What is the outcome of if-else statement?

```
unsigned char num;
TRISD=0x00;
num=0b00010100;
if (\sim num > 0x0F) PORTD=0x00;
else PORTD=0 \times 07;
```

- All the LEDs are turned ON. (a)
- (b) All the LEDs are turned OFF.
- (c) Program will stuck in if-else statement.
- Only LED1 will be ON. (d)

#### **SECTION B**

# SHORT QUESTIONS [Total 64 marks, 16 marks each]

**B1.** A seven segment display module designed for a PIC18 microcontroller is shown in Figure B1a.



Figure B1a

- (a) Assuming voltage drop across an LED is 1.8V, estimate the maximum possible current that may be demanded for the LEDs at any given time considering the circuit diagram show in Figure B1a. (4 marks)
- (b) Complete the program shown in Figure B1b in order to display SP60 on sevensegment displays. (12 marks)

Sample MST Page 5 of 12

```
#include <xc.h>
#include "delays.h"
void main(void)
                   //Configure PORTB RB3 to RB0 as output
                                                                2 marks
                   // Configure PORTD RD0 to RD7 as output
                                                                2 marks
while (1)
                   //repeat
                   //enable DIG0
                   //display 0
                                                                2 marks
  delay ms(10);
                   //delay for a while
                   //enable DIG1
                   //display 6
                                                                2 marks
  delay_ms(10);
                   //delay for a while
                   //enable DIG2
                   //display p
                                                                2 marks
                   //delay for a while
  delay ms(10);
                   //enable DIG3
                   //display S
                                                                2 marks
  delay ms(10);
                   //delay for a while
}
```

Figure B1b.

**B2.** A new LCD module is to be used with PIC18 microcontroller. LCD Manufacturers' technical datasheet provides time diagram and necessary signal handshakes for LCD to accept a control command from microcontroller as shown in Figure B2. Manufacturers define critical time periods as t<sub>a</sub>=150µsec, t<sub>b</sub>=70µsec, t<sub>c</sub>=100µsec and t<sub>d</sub> as minimum 140µsec for a correct operation. Answer the following questions accordingly.



Figure B2.

Sample MST Page 6 of 12

- (a) For PIC18F4550 PORTD and RB0—RB2 in the circuit diagram shown in Figure B2, list down the input pin(s) and output pin(s). (3 marks)
- (b) Microcontroller and LCD interfacing circuit uses eight I/O pins for data communication. Discuss what are the advantages and disadvantages of such arrangement. (3 marks)
- (c) A function that receives a char value as argument and sends it to LCD is given below. Complete the missing program lines based on the comments on the right.

| Code                         | Comments                  |           |
|------------------------------|---------------------------|-----------|
| void LCD_command (char A ) { |                           |           |
| TRISB = ;                    | // Configure PORTB        | (1 mark)  |
| TRISD = ;                    | // Configure PORTD        | (1 mark)  |
|                              |                           |           |
| ;                            | // Make RS LOW            | (1 mark)  |
| · ;                          | // Make R/W LOW           | (1 mark)  |
| delay_us( ) ;                | // Wait for duration ta   | (1 mark)  |
| <u> </u>                     | // Make E HIGH            | (1 mark)  |
| delay_us( ) ;                | // Wait for duration tc   | (1 mark)  |
| · ;                          | // write command to PORTD | (2 marks) |
| delay_us( ) ;                | // Wait for duration td   | (1 mark)  |
|                              |                           |           |
| }                            |                           |           |

**B3**. An automated paint machine is to be designed to achieve uniform spray painting of manufactured parts. A block diagram of the desired system is shown in Figure B3. Paint nozzle makes linear motions with the help of left and right motors. Motor L moves nozzle to the left and Motor R moves nozzle to the right. Spray paint is controlled by turning solenoid valve ON and OFF. Painting should start with nozzle at far left. Nozzle should travel back and forth 3 times before completing the operations.



Figure B3.

Sample MST Page 7 of 12

#### SINGAPORE POLYTECHNIC

ET1010

optical sensor

(a) In order to detect nozzle position on both sides, you are given two sensor options: an optical sensor or a mechanical limit switch. Which one would you chose for this system and why? (2 marks)



- (b) What is the number of input/output pins required from microcontroller to interface all the components of the system? (2 marks)
- (c) What are the potential failures to the system and what hardware/software precautions would you take to prevent them? Give two examples. (4 marks)
- (d) Draw the flow chart of operations to control this system as described. (8 marks)
- **B4.** Block diagram of an industrial pressure tank is shown in Figure B4a. In this system, a pressure sensor shows the inner pressure of the tank. The output of the sensor is analog signal and it is proportional to the pressure as shown in Figure B4a. Pressure tank also contains a relief valve which can be activated to reduce the high pressure accumulating inside the tank if it is at the critical level of 115 psi. Answer the following questions accordingly.



- (a) At the critical pressure level of 115 psi, what will be the analog voltage at the AN0 input? (2 marks)
- (b) What will be the 10-bit conversion result from ADC unit of PIC18 for the critical pressure? (2 marks

Sample MST Page 8 of 12

# OFFICIAL (CLOSED), NON-SENSITIVE

# SINGAPORE POLYTECHNIC

ET1010

- (c) Draw the circuit diagram of the interface circuit between RB0 and solenoid valve.

  (4 marks)
- (d) Draw the flow chart of the pressure control operation. (6 marks)
- (e) The pressure sensor in Figure B4a is replaced with a new one and its characteristic is as shown in Figure B4b. What are the potential problems we may face? How can we tackle them? (2 marks)



Figure B4b.

### APPENDIX - PIC18F4550 - 40-pin PDIP - pin diagram



The table below shows which pins can be used as general purpose I/O pins and whether they are, by default (i.e. after power on reset), analogue or digital, input or output.

| Port | Available pins | Not available as general purpose I/O ( - reasons ) | After power on reset                                         |
|------|----------------|----------------------------------------------------|--------------------------------------------------------------|
| A    | RA6-0          | RA6 ( – oscillator )                               | RA5, 3-0: Analogue inputs (*). RA4: Digital input.           |
| В    | RB7-0          | RB4 ( – "Boot" button )                            | RB4-0: Digital / Analogue inputs (#). RB7-5: Digital inputs. |
| С    | RC7-4, 2-0     | RC5-4 ( – USB connector )                          | RC7-4, 2-0: Digital inputs.                                  |
| D    | RD7-0          |                                                    | RD7-0: Digital inputs                                        |
| E    | RE3-0          | RE3 ( – "Reset" button )                           | RE2-0: Analogue inputs (*). RE3: Digital input.              |

# PIC18F4550 - Analogue to Digital Converter

<u>ADCON0</u> - The ADCON0 register controls the **operation of the A/D module**.

| U-0                | U-0                                                                                                                                                                                             | R/W-0                                                                                                                                                                               | R/W-0          | R/W-0           | R/W-0                                                               | R/W-0            | R/W-0   |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|---------------------------------------------------------------------|------------------|---------|
| _                  | _                                                                                                                                                                                               | CHS3                                                                                                                                                                                | CHS2           | CHS1            | CHS0                                                                | GO/DONE          | ADON    |
| bit 7              |                                                                                                                                                                                                 |                                                                                                                                                                                     | •              |                 |                                                                     |                  | bit 0   |
| Legend:            |                                                                                                                                                                                                 |                                                                                                                                                                                     |                |                 |                                                                     |                  |         |
| R = Readable t     | bit                                                                                                                                                                                             | W = Writable                                                                                                                                                                        | bit            | U = Unimple     | mented bit, read                                                    | l as '0'         |         |
| -n = Value at P    | OR                                                                                                                                                                                              | '1' = Bit is set                                                                                                                                                                    |                | x = Bit is unkn | nknown                                                              |                  |         |
| bit 7-6<br>bit 5-2 | Unimplement CHS3:CHS0: 0000 = Chanr 0001 = Chanr 0010 = Chanr 0100 = Chanr 0101 = Chanr 0101 = Chanr 0110 = Chanr 0110 = Chanr 1000 = Chanr 1001 = Chanr 1001 = Chanr 1011 = Chanr 1010 = Chanr | Analog Chann<br>nel 0 (AN0)<br>nel 1 (AN1)<br>nel 2 (AN2)<br>nel 3 (AN3)<br>nel 4 (AN4)<br>nel 5 (AN5)<br>nel 6 (AN6)<br>nel 7 (AN7)<br>nel 8 (AN8)<br>nel 9 (AN9)<br>nel 10 (AN10) | el Select bits | oit 1<br>oit 0  | When ADON = 1 = A/D conver 0 = A/D Idle ADON: A/D Or 1 = A/D conver | rsion in progres | enabled |

# ADCON1 - The ADCON1 register configures the voltage references and the functions of the port pins.

| U-0          | U-0                                                          | R/W-0             | R/W-0                         | R/W-    | 0 <sup>(1)</sup> | RΛ     | N <sup>(1)</sup> | F        | ₹/W <sup>(1)</sup> |                    | R/W <sup>(1)</sup> |       |     |     |     |     |
|--------------|--------------------------------------------------------------|-------------------|-------------------------------|---------|------------------|--------|------------------|----------|--------------------|--------------------|--------------------|-------|-----|-----|-----|-----|
| _            | _                                                            | VCFG1             | VCFG0 PCFG3 PCFG2 PCFG1 PCFG0 |         |                  |        |                  | 0        |                    |                    |                    |       |     |     |     |     |
| bit 7        | '                                                            |                   |                               |         |                  |        |                  | _        |                    |                    |                    | bit 0 |     |     |     |     |
| Legend:      |                                                              |                   |                               |         |                  |        |                  |          |                    |                    |                    |       |     |     |     |     |
| R = Readab   | le bit                                                       | W = Writable bit  |                               | J = Un  | implen           | nented | bit, rea         | ad as 'C | )'                 |                    |                    |       |     |     |     |     |
| -n = Value a | it POR                                                       | '1' = Bit is set  |                               | 0' = Bi | t is clea        | ared   |                  | x =      | Bit is u           | nknow              | n                  |       |     |     |     |     |
| bit 7-6      | Unimplemen                                                   | ted: Read as 'o'  |                               |         |                  |        | _                | _        |                    |                    |                    | _     |     |     |     |     |
| bit 5        | VCFG1: Voltage Reference<br>Configuration bit (VREF- source) |                   | PCFG3:<br>PCFG0               | AN12    | AN11             | AN10   | 6NA              | AN8      | AN7 <sup>(2)</sup> | AN6 <sup>(2)</sup> | AN5 <sup>(2)</sup> | AN4   | AN3 | AN2 | AN1 | ANO |
|              | 1 = VREF- (AN<br>0 = VSS                                     | <b>l</b> 2)       | 0000(1)                       | Α       | Α                | Α      | Α                | Α        | Α                  | Α                  | Α                  | Α     | Α   | Α   | Α   | Α   |
| bit 4        | VCFG0: Volta                                                 | ge Reference      | 0001                          | Α       | Α                | Α      | Α                | Α        | Α                  | Α                  | Α                  | Α     | Α   | Α   | Α   | Α   |
|              |                                                              | bit (VREF+ source | 0010                          | Α       | Α                | Α      | Α                | Α        | Α                  | Α                  | Α                  | Α     | Α   | Α   | Α   | Α   |
|              | 1 = VREF+ (Al                                                | N3)               | 0011                          | D       | Α                | Α      | Α                | Α        | Α                  | Α                  | Α                  | Α     | Α   | Α   | Α   | Α   |
|              | o = VDD                                                      |                   | 0100                          | D       | D                | Α      | Α                | Α        | Α                  | Α                  | Α                  | Α     | Α   | Α   | Α   | Α   |
| bit 3-0      | PCFG3:PCFG                                                   |                   | 0101                          | D       | D                | D      | Α                | Α        | Α                  | Α                  | Α                  | Α     | Α   | Α   | Α   | Α   |
|              | Configuration                                                | Control bits:     |                               | D       | D                | D      | D                | Α        | Α                  | Α                  | Α                  | Α     | Α   | Α   | Α   | Α   |
|              |                                                              |                   | 0111 <sup>(1)</sup>           |         | D                | D      | D                | D        | Α                  | Α                  | Α                  | Α     | Α   | Α   | Α   | Α   |
|              |                                                              |                   | 1000                          | D       | D                | D      | D                | D        | D                  | Α                  | Α                  | Α     | Α   | Α   | Α   | Α   |
|              |                                                              |                   | 1001                          | D       | D                | D      | D                | D        | D                  | D                  | Α                  | Α     | Α   | Α   | Α   | Α   |
|              |                                                              |                   | 1010                          | D       | D                | D      | D                | D        | D                  | D                  | D                  | Α     | Α   | Α   | Α   | Α   |
|              |                                                              |                   | 1011                          | D       | D                | D      | D                | D        | D                  | D                  | D                  | D     | Α   | Α   | Α   | Α   |
|              |                                                              |                   | 1100                          | D       | D                | D      | D                | D        | D                  | D                  | D                  | D     | D   | Α   | Α   | Α   |
|              |                                                              |                   | 1101                          | D       | D                | D      | D                | D        | D                  | D                  | D                  | D     | D   | D   | Α   | Α   |
|              |                                                              |                   | 1110                          | D       | D                | D      | D                | D        | D                  | D                  | D                  | D     | D   | D   | D   | Α   |
|              |                                                              |                   | 1111                          | D       | D                | D      | D                | D        | D                  | D                  | D                  | D     | D   | D   | D   | D   |
|              |                                                              |                   | A = Anal                      | og inpu | ıt               |        |                  |          | D = Di             | gital I/0          | )                  |       |     |     |     |     |

Sample MST

# OFFICIAL (CLOSED), NON-SENSITIVE

# SINGAPORE POLYTECHNIC

ET1010

# <u>ADCON2</u> - The ADCON2 register configures the **A/D clock source**, **programmed acquisition time** and **justification**.

| R/W                       | <b>V-0</b>                                        | 0 U-0 R/W-0 R/W-0 R/                                                        |                  | W-0   | R/W-0   |                                                                                                                                                                                                             |                  |                 |       |  |
|---------------------------|---------------------------------------------------|-----------------------------------------------------------------------------|------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-------|--|
| ADF                       | -M                                                | _                                                                           | ACQT2            | ACQT1 | AC      | QT0                                                                                                                                                                                                         | ADCS2            | ADCS1           | ADCS0 |  |
| bit 7                     |                                                   |                                                                             |                  |       |         |                                                                                                                                                                                                             |                  |                 | bit 0 |  |
| Legend                    | l:                                                |                                                                             |                  |       |         |                                                                                                                                                                                                             |                  |                 |       |  |
| R = Rea                   | adable l                                          | bit                                                                         | W = Writable     | bit   | U = U   | Inimpler                                                                                                                                                                                                    | mented bit, read | as '0'          |       |  |
| -n = Val                  | ue at P                                           | OR                                                                          | '1' = Bit is set |       | 'O' = [ | 3it is cle                                                                                                                                                                                                  | ared             | x = Bit is unkr | nown  |  |
| bit 7<br>bit 6<br>bit 5-3 | 1 = Right justified<br>0 = Left justified<br>it 6 |                                                                             |                  |       | bit 2-0 | ADCS2:ADCS0: A/D Conversion Clock Select bit  111 = FRC (clock derived from A/D RC oscillator)  110 = Fosc/64  101 = Fosc/16  100 = Fosc/4  011 = FRC (clock derived from A/D RC oscillator)  010 = Fosc/32 |                  |                 |       |  |
|                           | 101 =<br>100 =<br>011 =<br>010 =<br>001 =         | = 16 TAD<br>= 12 TAD<br>= 8 TAD<br>= 6 TAD<br>= 4 TAD<br>= 2 TAD<br>= 0 TAD |                  |       |         |                                                                                                                                                                                                             | Fosc/8<br>Fosc/2 |                 |       |  |

- End of Paper -