## Arithmetic Circuits: Subtractors, Multipliers, ALU

Becker/Molitor, Chapter 9.2+9.3

Jan Reineke Universität des Saarlandes

## Roadmap: Computer architecture



- 1. Combinatorial circuits: Boolean Algebra/Functions/Expressions/Synthesis
- 2. Number representations
- 3. Arithmetic Circuits:
  Addition, Multiplication, Division, ALU
- 4. Sequential circuits: Flip-Flops, Registers, SRAM, Moore and Mealy automata
- 5. Verilog
- 6. Instruction Set Architecture
- 7. Data path & Control path
- 8. Performance: RISC vs. CISC, Pipelining, Memory Hierarchy

#### Subtraction

As we have  $-[b]=[\bar{b}]+1$  the difference [a]-[b] is equal to the sum  $[a]+[\bar{b}]+1$ .

- → Derive subtractor circuit from adder circuit
- → combined adder/subtractor

## Reminder: Two's complement

#### Lemma:

Let d be a fixed-point number and  $\overline{d}$  the number obtained by flipping all bits  $(0 \to 1, 1 \to 0)$  in d.

Then: 
$$[\overline{d}]_2 + 1 = -[d]_2$$
.

Example: n = 2, k = 0:

| d       | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| $[d]_2$ | 0   | 1   | 2   | 3   | -4  | -3  | -2  | -1  |

## Example: Subtraction

$$[a]_2 = [0110]_2 = 6_{10}$$
  $[b]_2 = [0111]_2 = 7_{10}$   $[\overline{b}]_2 = [1000]_2 = -8_{10}$ 

#### Schematic of a subtractor



# Schematic of a combined adder/subtractor



#### Multipliers

Wanted: Circuit for the **multiplication** of two binary numbers  $\langle a_{n-1}, ..., a_0 \rangle$ ,  $\langle b_{n-1}, ..., b_0 \rangle$ .

## Outputs of a multipliers

How many bits are required for the result?

$$- \le$$

$$(2^{n}-1)\cdot(2^{n}-1)=2^{2n}-2^{n+1}+1\le 2^{2n}-1$$

Thus: 2n bits are sufficient to represent the product of two n-bit binary numbers.

#### Multipliers

Definition: An **n-bit multiplier** is a circuit that computes the following function:

$$mul_n: \mathbf{B}^{2n} \to \mathbf{B}^{2n}$$
 with  $mul_n(a_{n-1}, ..., a_0, b_{n-1}, ..., b_0) = (p_{2n-1}, ..., p_0)$  with  $\langle p_{2n-1}, ..., p_0 \rangle = \langle a \rangle \cdot \langle b \rangle$ 

$$< a > \cdot < b >$$
 Def. <.>
 $= < a > \cdot \sum_{i=0}^{n-1} b_i \cdot 2^i = \sum_{i=0}^{n-1} < a > \cdot b_i \cdot 2^i$  partial product

#### The multiplication matrix

n partial products, each with 2n bits



Implementation of the mult. matrix?

 $\rightarrow$  with n<sup>2</sup> AND gates

(and  $n^2$  constants 0).

## Fast addition of partial products

Goal: Fast addition of n partial products of length 2n.

First approach:

Use carry-lookahead adders (CLAs).

Cost:  $O(n^2)$ 

#### Depth:

- O(n · log n) if partial products are summed up one by one linearly
- $O(\log^2 n)$  (=  $O((\log n)^2)$ ) for tree-shaped summation of partial products



#### Brainstorming:

#### Addition of partial products:

Can we do better than adding up the partial products in  $O(log^2n)$ ?



#### Fast addition of n partial products

Use carry-save adders.

Reduction of three input values u, v, w into two output values s, c s.t.  $\langle u \rangle + \langle v \rangle + \langle w \rangle = \langle s \rangle + \langle c \rangle$ .

Solved by juxtaposition of independent full adders (not in a chain!)

## Carry-save adder (also: 3:2 adder)



Cost:  $C(CSavA^n) = n \cdot C(FA) = 5 \cdot n$ 

Depth:  $depth(CSavA^n) = depth(FA) = 3$ 

#### 1. Serial solution

- Cascade connection of n-2 CSavAs of length 2n:
  - → Combine n partial products into two 2n-bit words
- Add the last two 2n-bit words using a CLA
- Cost:  $O(n^2)$ , Depth: O(n)



#### 2. Tree-shaped solution

- Combine two carry-save adders to reduce four 2n-bit input words into two output words: 4-to-2 reducer
- Balanced binary tree of 4-to-2
  reducers to summarize the n partial
  products using two 2n-bit words
- Addition of the two final 2n-bit words using a CLA

Cost:  $O(n^2)$ 

Depth: O(log n)



## Adder stage of the log-time multiplier for 16 bits



#### Construction of an ALU

ALU = arithmetic logic unit for performing basic arithmetic and logic operations

Here: n-bit-ALU with:

- 2 n-bit operands a, b, carry-in c
- m-bit select input, which selects the function to execute
- (n+1)-bit output

#### Schematic of an n-bit ALU



### Example ALU specification

Here: 8 functions, i.e. 3-bit select input

| Function number |       |       | ALU function                                                                                                            |  |  |  |
|-----------------|-------|-------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| $s_2$           | $s_1$ | $s_0$ | 7 LC Turiction                                                                                                          |  |  |  |
| 0               | 0     | 0     | 0 0                                                                                                                     |  |  |  |
| 0               | 0     | 1     | [b] – [a]                                                                                                               |  |  |  |
| 0               | 1     | 0     | [a] - [b] ,Arithmetic" [a] + [b] + c                                                                                    |  |  |  |
| 0               | 1     | 1     | [a] + [b] + c                                                                                                           |  |  |  |
|                 | 0     |       | $a \oplus b = (a_{n-1} \oplus b_{n-1},, a_0 \oplus b_0)$                                                                |  |  |  |
| 1               | 0     | 1     | $a \oplus b = (a_{n-1} \oplus b_{n-1},, a_0 \oplus b_0)$<br>$a \vee b = (a_{n-1} \vee b_{n-1},, a_0 \vee b_0)$ , Logic" |  |  |  |
| 1               | 1     | 0     | $a \wedge b = (a_{n-1} \wedge b_{n-1},, a_0 \wedge b_0)$                                                                |  |  |  |
| 1               | 1     | 1     | 1 1                                                                                                                     |  |  |  |

#### Possible implementations of an ALU

#### 1. Possibility:

Implement  $f_0$ , ...,  $f_{2^n-1}$  separately via circuits  $C_i$  for  $f_i$ ; then select correct output via generalized multiplexer

(see upcoming figure)

#### 2. Possibility:

Shared circuit for similar functions (see upcoming figure)

## 1. Possible implementation



## 2. Possible implementation



#### Outlook:

#### Datapath and instruction execution

