# KHYATI KIYAWAT

■ khyati@virginia.edu | in Khyati Kiyawat

| INTERESTS                                                                                                                                                                                                                                           |                                                              |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|
| Computer Architecture, Processing-In-Memory(PIM), HW Accelerators, Energy-                                                                                                                                                                          | efficient Computing                                          |  |
| EDUCATION                                                                                                                                                                                                                                           |                                                              |  |
| University of Virginia, VA, USA  Ph. D. Student, Department of Computer Science  Advisor: Prof. Kevin Skadron                                                                                                                                       | <i>2022 - presen</i><br>GPA: 3.87/4.0                        |  |
| Indian Institute of Technology Roorkee, India  B. Tech, Department of Electronics and Communication                                                                                                                                                 | <i>2016 - 202</i> 0<br>GPA: 9.23/10.0                        |  |
| ONGOING RESEARCH                                                                                                                                                                                                                                    |                                                              |  |
| My research focuses on designing and leveraging PIM architectures to provi<br>memory-bound workloads. Currently, I am                                                                                                                               | de energy-efficient solution to                              |  |
| • Designing an energy-efficient PIM-DIMM system leveraging chiplet integration                                                                                                                                                                      | to accelerate GenAl workloads                                |  |
| Modeling a bit-serial subarray-level PIM architecture (Sieve) proposed for <i>k-mer</i> emulation framework (PiMulator). This work focuses on validating the simula of Sieve and extending PiMulator to model various PIM architectures, facilitati | cuses on validating the simulation-based performance results |  |
| Accelerating filter operations in Online Analytic Processing (OLAP) database sumption and area overhead associated with logic units placed inside DRAM. I filter-scan performance on Alveo U280 FPGA.                                               |                                                              |  |
| PRESENTATIONS                                                                                                                                                                                                                                       |                                                              |  |
| <ul> <li>Khyati Kiyawat, Sergiu Mosanu, Mircea Stan, and Kevin Skadron.</li> <li>Open-Source Processing-In-Memory(PIM) Architecture Design through</li> <li>Study Modeling Sieve. Open-Source Computer Architecture Research Workshop</li> </ul>    |                                                              |  |
| Akhil Shekar, Lingxi Wu, Kevin Gaffney, Martin Prammer, Helena Caminal, Ashish Venkat, Jose Martinez, Jignesh Patel, and Kevin Skadron.  Membrane: PiM-based OLAP Database Accelerator. PRISM Annual Review                                         |                                                              |  |
| INDUSTRIAL EXPERIENCE                                                                                                                                                                                                                               |                                                              |  |
| Processor Architecture Research Intern   Intel, India Designed a framework for tensor tracking in GenAl workloads on Xeon Processor                                                                                                                 | <i>May 2024 - Jan 2025</i><br>ors.                           |  |
| Front-end Design Verification Engineer   Texas Instruments, India<br>Verified SoC integration of registers, communication peripherals, and co-process<br>Handled critical silicon debugs for functional test patterns on Automatic test eq          |                                                              |  |
| <b>Digital Electronics Intern</b>   Texas Instruments, India<br>Standardized memory-mapped register types and designed a Perl-based flow to                                                                                                         | <i>May 2019 - July 2019</i><br>auto-generate RTL for any IP. |  |
| RESEARCH PROJECTS                                                                                                                                                                                                                                   |                                                              |  |
| Scale-free Hyperbolic CORDIC Architecture   IIT Roorkee, India                                                                                                                                                                                      | Aug. 2019 - Nov. 2021                                        |  |

- Advisor: Prof. Bishnu P Das, ECE Department
- Designed a low-latency CORDIC architecture to compute  $\sinh$  and  $\cosh$  functions with desired precision.

Power optimization of RISC-V PULPino | Nagoya University, Japan Dec. 2019 - Feb. 2020

- · Advisor: Prof. Tohru Ishihara, Graduate School of Informatics
- Proposed a real-time Minimum Energy Point tracking method by analyzing power consumption on RISCV-based PULPino processor and observed at most 3.1% energy loss.

Image Processing based fish seed counting | IIT Bombay, India

May 2018 - July 2018

- · Advisor: Prof. Maryam S Baghini, VLSI Design Lab
- Proposed a novel data-acquisition apparatus to create a training dataset for a crowd-counting-based CNN model.

#### TEACHING AND MENTORING

Graduate Teaching Assistant | University of Virginia, USA Fall 2023, Spring 2024, Spring 2025

 Computer Systems and Organization I, (CS 2130), Computer Systems and Organization II (CS 3130), Memory Systems (CS 6501)

**Engineering Grad School Mentor Program** | University of Virginia, USA

April 2025 - Present

· Mentoring an undergraduate student for Grad School Applications.

Rise Together 🗹 | Charlottesville, Virginia

Oct. 2023 - May 2024

· Mentoring high-school students in the US and helping them with college application and transition process.

Student Mentorship Programme | IIT Roorkee, India

Aug. 2018 - May 2020

· Mentored a group of freshers to foster their development and prompt adjustment to the institute's culture.

## AWARDS AND ACHIEVEMENTS

- Selected to participate in Computing Research Association-Widening Partition (CRA-WP) Grad Cohort Workshop for Women, San Francisco, USA, 2023.
- · Awarded with UVA Engineering Distinguished Fellowship 2022 given to the top Ph.D. applicants.
- Qualified as Semi-finalist in Swadeshi Microprocessor Challenge 2020-21 to build a RISC-V based prototype for autonomous emergency distress system in automobiles.
- Recipient of *Honda Y-E-S Award 2018* awarded to students showing research potential in sustainable technology and also selected for Y-E-S Plus Scholarship 2019 to undergo an internship in Japan.
- · Awarded with 1988 Batch Award 2017 given to one undergraduate student based on the academic merit.

### \_\_\_\_\_ SERVICES

**Artifact Evaluation** | ISCA

2024, 2025

· Artifact Evaluation Committee member

Systems Interest Group (SIG) | University of Virginia

Nov. 2022 - May 2024

• Initiated a cross-departmental forum, orchestrating regular meetings to foster in-depth discussions on cuttingedge research in computer systems, architecture, and networks among faculties and graduate students.

Unnat Bharat Abhiyan ☑ | IIT Roorkee

Sep. 2016 - May 2018

- Contributed to the Govt. of India's initiative, leveraging the technical expertise of IITs to drive rural development.
- Selected as a key participant and developed skills in project management and community outreach.

## PUBLICATIONS

- Anu Verma, Khyati Kiyawat, Bishnu P. Das, Pramod K. Meher.
   An Efficient Scaling-Free Folded Hyperbolic CORDIC Design Using a Novel Low-Complexity Power-of-2 Taylor Series Approximation. IEEE Transactions on Very Large Scale Integration (TVLSI), 2023. [IEEE]
- Khyati Kiyawat, Yutaka Masuda, Jun Shiomi and Tohru Ishihara.
   Real-Time Minimum Energy Point Tracking Using a Predetermined Optimal Voltage Setting Strategy.
   IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 2020. [IEEE]