# CS147 - Lecture 01

Kaushik Patra (kaushik.patra@sjsu.edu)

- Topics
  - Introduction to computer
  - Basic of Instruction Set
  - Arithmetic & Logic Unit (ALU)

| What is a computer? |
|---------------------|
| 2                   |



- Lexically 'computer' is 'what can compute.'
- In today's life computer is omnipresent from personal gadgets to space exploration, from health related areas to entertainment.
- In early days desktops / PC were pretty much only representative of computer in common life.
- With advent of embedded technology, computer is now an intricate part of our personal as well as professional life.
- From all these different forms and flavors of computers, how can we construct a common blue print which represent pretty much every one of them?



- All of the computer forms can be represented as a very basic diagram having following components.
  - Central Processing Unit (CPU) to precess incoming information.
  - Input Devices (keyboard, mouse, track pad, camera, microphone, sensors, etc.) to acquire incoming information.
  - Output devices (monitor, display, robot arms, printers, speakers, etc.) to manifest the outcome of computation.
  - Memory Devices (main memory, flash drive, hard disk, tape) to store and reuse information.
- Information flows from input devices (new) and memory (stored) into CPU.
- CPU Process the information and send it output devices for immediate use by users and memory for later use.
- Since involving memory storing latest information for later use, computers are state machines.



- The CPU may contain multiple parts like Processor (a.k.a. Micro-processor), GPU (Graphics Processing Units), NIC (Network Interface Card), IO Card (Input Output Card), MIC (Memory Interface Card), on board memory, and many more.
- All the external devices are connected to CPU using different types of ports.
- CS147 will concentrate study on the microprocessor, memory and their interaction. It'll also touch a little on the IO operations.



- Placements of each individual components depends on the motherboard specification.
- With a smaller motherboard footprint requirement (e.g. smartphones) some of the components may be placed within single chip implementing SoC (System-on-Chip).

| Basics of Instruction Set . | •• |
|-----------------------------|----|
|                             | 7  |
|                             |    |

### What is Instruction Set?

 Instruction set is a 'treaty' between hardware and software world.



- It is common understanding between hardware and software world on the list of operations permitted on the target system.
- The list of operations acts as the specification for the hardware engineers on what to be implemented.
- The same list of operations acts as the specification for the software engineers using which the target program needs to be written.
- Before creating a new processor or extending an existing processor function architects from hardware and software field create together a new (or extension of) formal instruction set specification.

### What does instruction set contain?

- · General outline of data storage.
- List of instructions and operations.
- Details of the operation encoding in binary.
- Example: ARMv8 instruction set
  - http://www.element14.com/community/servlet/JiveServlet/previewBody/41836-102-1-229511/ARM.Reference\_Manual.pdf

- Data storage may include:
  - number of bits to represent data (32 or 64 bits are common).
  - · Addressable memory size or address space
  - · Implicit memory access.
  - List of internal registers (data storage area with fastest access).
    - · Explicit registers, which can be accessed explicitly.
    - Implicit registers, which are accessed implicitly.
- List of instruction and operation are created in mnemonic form for human perceptibility. e.g. 'add r1,r2' (r1 = r1 + r2). This is the lowest level human interpretable language used in computer programing, also known as assembly language. This part is mainly used by compilers to translate higher level language into architecture specific assembly language. This list establishes one to one correspondence to the underlying architecture.
- Computer understands binary numbers only. Thus it is required to translate each mnemonics in assembly language into machine interpretable binary numbers, or machine language. Instruction set also includes the translation guideline of mnemonic instruction into machine language.





- OpCode is the common field of all type of instructions.
  - It is 6 bit long, hence max 64 instructions can be implemented.
- Register or R type operations usually involves three registers and the target operation is done within content of those registers (rs, rt, and rd).
  - · 'shamt' is the shift amount involved with the shift operation.
  - 'funct' is sub-operation (if needed) of a given 'opcode'.
- Immediate or I type operations involves two registers (one as source and another as destination register) and one immediate data.
  - Immediate numbers are sign extended or zero extended numbers. We'll see more explanation of sign extension in later sections.
  - Example: 4 bit to 8 bit sign extension (<u>0</u>011 == <u>0000 0</u>011), (<u>1</u>001 == <u>1111 1</u>001).
  - Example: 4 bit to 8 bit zero extension (0011 == <u>0000</u> 0011), (1001 == <u>0000</u> 1001).
- Jump or J type instruction takes 26-bit address.
  - The entire memory space of this architecture can be addressed by this 26-bit.

## 'CS147DV' Instruction Set

- Let's create an simple, yet representative instruction set for CS147.
- Storage are as following:

32-bit machine

32 internal registers

User addressable 0-27

28 is \$gp or Global Pointer
29 is \$sp or Stack Pointer
30 is \$fp or Frame Pointer
31 is \$ra or Return Pointer



- It is a 32-bit architecture, i.e. all the operations are done with 32-bit precision, no longer than that.
- The memory is only word addressable. This means 32 bit needs to be read or written into a memory location (no half-word or byte granularity).
- There are 32 internal storage (32-bit registers) accessible with its index values from 0-31. e.g. r[0] is to access 1<sup>st</sup> register, r[10] is to access 11<sup>th</sup> register, etc.
  - · Each of these registers are 32-bit.
  - 28 of them are user accessible (0-27).
  - r[28] is Global pointer or \$gp.
  - r[29] is Stack pointer or \$sp
  - r[30] is Frame pointer or \$fp
  - r[31] is Return address pointer of \$ra
- There is one special register \$pc or Program Counter which determines the next instruction address. This register's power on address is '0x00001000', which means the target processor will start executing instruction at address '0x00001000' on power on.

| 'CS147DV' Instruction Set                                                          |       |     |     |      |                           |                             |                        |                                   |         |       |             |             |             |    |  |
|------------------------------------------------------------------------------------|-------|-----|-----|------|---------------------------|-----------------------------|------------------------|-----------------------------------|---------|-------|-------------|-------------|-------------|----|--|
| Name                                                                               |       |     | Mne | emon | ic Fo                     | rmat                        | Oper                   | atio                              | n       |       |             | ОрО         | Code /fund  | ct |  |
| Addition                                                                           |       |     | add |      |                           | R                           | R[rd]                  | = R[                              | rs] + F | R[rt] |             | 0>          | x00 / 0x20  |    |  |
| Subtraction                                                                        |       | sub |     |      |                           | R                           | R[rd]                  | R[rd] = R[rs] - R[rt]             |         |       |             |             | x00 / 0x22  |    |  |
| Multiplicatio                                                                      | n     |     | mul |      |                           | R                           | R[rd]                  | R[rd] = R[rs] * R[rt]             |         |       |             |             | 0x00 / 0x2c |    |  |
| Logical AND                                                                        | )     |     | and |      |                           | R                           | R[rd] = R[rs] & R[rt]  |                                   |         |       |             | 0x00 / 0x24 |             |    |  |
| Logical OR                                                                         |       |     | or  |      |                           | R                           | R[rd] = R[rs]   R[rt]  |                                   |         |       |             | 0x00 / 0x25 |             |    |  |
| Logical NOF                                                                        | ₹     |     | nor |      |                           | R                           | R[rd]                  | $R[rd] = \sim (R[rs] \mid R[rt])$ |         |       |             | 0x00 / 0x27 |             |    |  |
| Set less tha                                                                       |       |     |     |      | R                         | R[rd] = (R[rs] < R[rt])?1:0 |                        |                                   |         | 1:0   | 0x00 / 0x2a |             |             |    |  |
| Shift left logical s11                                                             |       |     |     | R    | $R[rd] = R[rs] \ll shamt$ |                             |                        |                                   |         | 0)    | x00 / 0x01  |             |             |    |  |
| Shift right lo                                                                     | gical |     | srl |      |                           | R                           | R[rd] = R[rs] >> shamt |                                   |         |       |             | 0x00 / 0x02 |             |    |  |
| Jump Register jr                                                                   |       |     |     | R    | PC =                      | R[rs                        | ]                      |                                   |         | 0>    | k00 / 0x08  |             |             |    |  |
| Coding format: <mnemonic> <rd>, <rs>, <rt shamt=""  =""></rt></rs></rd></mnemonic> |       |     |     |      |                           |                             |                        |                                   |         |       |             |             |             |    |  |
| R-type                                                                             | opco  | ode | rs  |      | rt                        |                             | rd                     |                                   | sha     | amt   | func        | t           |             |    |  |
| ,                                                                                  | 31    | 26  | 25  | 21   | 20                        | 16                          | 15                     | 11                                | 10      | 6     | 5           | 0           | 12          |    |  |

- For example 'add r2, r1, r8' means 'r2 = r1 + r8'
- This will be represented in machine code as in binary:

| opcode | 000000              |
|--------|---------------------|
| rs     | 00001               |
| rt     | 01000               |
| rd     | 00010               |
| shamt  | xxxxx (do not care) |
| funct  | 100000              |

- Putting it together would
  - **0000 00**00 001**0 1000** 0001 0**000 00**10 0000 in binary
  - 0x00281020 in hex
  - This is the fundamental job of assembler.

| 'CS147DV' Instruction Set                                                                                         |        |       |      |        |    |       |   |                                                    |        |  |
|-------------------------------------------------------------------------------------------------------------------|--------|-------|------|--------|----|-------|---|----------------------------------------------------|--------|--|
| Name                                                                                                              |        |       |      |        |    | Forma |   | Operation Operation                                | OpCode |  |
| Addition im                                                                                                       | media  | ite   |      | addi   |    | 1     |   | R[rt] = R[rs] + SignExtImm                         | 0x08   |  |
| Multiplication                                                                                                    | on imn | nedia | te r | nuli   |    | - 1   |   | R[rt] = R[rs] * SignExtImm                         | 0x1d   |  |
| Logical AND immediate                                                                                             |        |       | e a  | andi l |    |       |   | R[rt] = R[rs] & ZeroExtImm                         | 0x0c   |  |
| Logical OR immediate                                                                                              |        |       | (    | ori    |    | I     |   | R[rt] = R[rs]   ZeroExtImm                         | 0x0d   |  |
| Load upper immediate                                                                                              |        |       | · I  | ui     |    | I     |   | R[rt] = {imm, 16'b0}                               | 0x0f   |  |
| Set less than immediate                                                                                           |        |       | te s | slti   |    | 1     |   | R[rt] = (R[rs] < SignExtImm)?1:0                   | 0x0a   |  |
| Branch on equal                                                                                                   |        |       | ŀ    | peq    |    | I     |   | If (R[rs] == R[rt]) PC = PC + 1 + BranchAddress    | 0x04   |  |
| Branch on not equal                                                                                               |        |       | ŀ    | one    |    | I     |   | If (R[rs] != R[rt])<br>PC = PC + 1 + BranchAddress | 0x05   |  |
| Load word                                                                                                         |        |       | I    | w      |    | I     |   | R[rt] = M[R[rs]+SignExtImm]                        | 0x23   |  |
| Store word                                                                                                        |        |       |      | SW     |    | I     |   | M[R[rs]+SignExtImm] = R[rt]                        | 0x2b   |  |
| BranchAddress = {16{Imm[15]}, immediate }  Coding format: <mnemonic> <rt>, <rs>, <imm></imm></rs></rt></mnemonic> |        |       |      |        |    |       |   |                                                    |        |  |
| I-type                                                                                                            | opco   | ode   |      | rs     |    | rt    |   | immediate                                          |        |  |
| ı                                                                                                                 | 31     | 26    | 25   | 21     | 20 | 16    | 1 | 5 0                                                | 13     |  |

| Oprn \ Oprnd | 0xc3b4     | 0x73b4     |
|--------------|------------|------------|
| SignExtImm   | 0xffffc3b4 | 0x000073b4 |
| ZeroExtImm   | 0x0000c3b4 | 0x000073b4 |

- For sign extension, look at the left most bit and repeat that for number of extension.
- For zero extension, pad zero at the lest for the required number of extension.
- If immediate is 0xc3b4 then branch address will be 0xffffc3b4.
- If immediate is 0x73b4 then the branch address will be 0x000073b4.



- Jump and link is very useful feature to implement return from subroutines. Since it stores the return address at R[31], returning mechanism would involve call of 'jr R[31]'.
- The stack operation push / pop access R[0] implicitly.

| <b>A</b> rithmetic and <b>L</b> ogic <b>U</b> nit |  |
|---------------------------------------------------|--|
| 15                                                |  |



 ALU provides fundamental functionality of a computer. Any complex mathematical and logical program are broken down in terms two operand operations. For example: r = (a+b-c\*d) is broken down in to following series of operations by compiler.

```
T1 = c * d
```

<sup>•</sup> T2 = b - T1

# Arithmetic & Logic Unit (ALU)

 As a computer architectural object, ALU is represented in a very special object shape.



- Being a computer architectural object, it is necessary to include operation width. In our case it is 32 bit.
- Multiple bits are represented with single strike line indicating that the operations involves multiple bits. Plain line connection denotes single bit operation.
- The arrow indicates the direction of data flow input, output or both ways.

# CS147 - Lecture 01

Kaushik Patra (kaushik.patra@sjsu.edu)

- Topics
  - Introduction to computer
  - Basic of Instruction Set
  - Arithmetic & Logic Unit (ALU)